



# SN65LVDS302 Programmable 27-Bit Serial-to-Parallel Receiver

## **1** Features

- Serial interface technology
- Compatible with FlatLink<sup>™</sup>3G such as SN65LVDS301
- Supports video interfaces up to 24-bit RGB data and 3 control bits received over 1, 2 or 3 SubLVDS differential lines
- SubLVDS differential voltage levels
- Up to 1.755-Gbps Data Throughput
- Three operating modes to conserve power
  - Active mode QVGA: 17 mW
  - Typical shutdown: 0.7 μW
  - Typical standby mode: 27 µW Typical
- Bus-swap function for PCB-layout flexibility
- ESD rating > 4 kV (HBM)
- Pixel clock range of 4 MHz to 65 MHz
- · Failsafe on all CMOS inputs
- Packaged in 5-mm × 5-mm nFBGA with 0.5-mm ball pitch
- Very low EMI meets SAE J1752/3 'Kh'-spec

# 2 Applications

- Wearables (non-medical)
- Tablets
- Mobile phones
- Portable electronics
- Gaming
- Retail automation & payment
- Building automation

## **3 Description**

The SN65LVDS302 receiver de-serializes FlatLink<sup>TM</sup>3G compliant serial input data to 27 parallel data outputs. The SN65LVDS302 receiver contains one shift register to load 30 bits from 1, 2 or 3 serial inputs and latches the 24 pixel bits and 3 control bits out to the parallel CMOS outputs after checking the parity bit. If the parity check confirms correct parity, the Channel Parity Error (CPE) output remains low. If a parity error is detected, the CPE output generates a high pulse while the data output bus disregards the newly-received pixel. Instead, the last data word is held on the output bus for another clock cycle.

#### Device Information (1)

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| SN65LVDS302 | nFBGA (80) | 5.00 mm × 5.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Implementation Example



# **Table of Contents**

| 1 Features1                                     |
|-------------------------------------------------|
| 2 Applications1                                 |
| 3 Description1                                  |
| 4 Revision History2                             |
| 5 Pin Configuration and Functions               |
| 6 Specifications                                |
| 6.1 Absolute Maximum Ratings6                   |
| 6.2 ESD Ratings6                                |
| 6.3 Recommended Operating Conditions6           |
| 6.4 Thermal Information7                        |
| 6.5 Electrical Characteristics8                 |
| 6.6 Input Electrical Characteristics9           |
| 6.7 Output Electrical Characteristics9          |
| 6.8 Timing Requirements10                       |
| 6.9 Switching Characteristics10                 |
| 6.10 Device Power Dissipation 11                |
| 7 Parameter Measurement Information16           |
| 7.1 Power Consumption Tests                     |
| 7.2 Typical IC Power Consumption Test Pattern20 |

| 7.3 Maximum Power Consumption Test Pattern | 21              |
|--------------------------------------------|-----------------|
| 7.4 Output Skew Pulse Position and Jitter  |                 |
| Performance                                | <mark>22</mark> |
| 8 Detailed Description                     |                 |
| 8.1 Overview                               | 25              |
| 8.2 Functional Block Diagram               | 26              |
| 8.3 Feature Description.                   |                 |
| 8.4 Device Functional Modes                | 28              |
| 9 Application and Implementation           |                 |
| 9.1 Application Information                |                 |
| 9.2 Typical Applications                   | 36              |
| 10 Power Supply Recommendations            |                 |
| 11 Layout                                  |                 |
| 11.1 Layout Guidelines                     |                 |
| 12 Device and Documentation Support        |                 |
| 12.1 Community Resource                    |                 |
| 12.2 Trademarks                            |                 |
| 13 Mechanical, Packaging, and Orderable    |                 |
| Information                                |                 |
|                                            |                 |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision D (May 2016) to Revision E (October 2020)                                                                                                                                                                                                                                                         | Page     |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| • | NOTE: The device in the MicroStar Jr. BGA packaging were redesigned using a laminate nFBGA packa<br>This nFBGA package offers datasheet-equivalent electrical performance. It is also footprint equivalent to<br>MicroStar Jr. BGA. The new package designator in place of the discontinued package designator will be | o the    |
|   | updated throughout the datasheet                                                                                                                                                                                                                                                                                       | 1        |
| • | Changed u*jr ZQE to nFBGA ZXH                                                                                                                                                                                                                                                                                          | 1        |
| • | Changed u*jr ZQE to nFBGA ZXH                                                                                                                                                                                                                                                                                          | 3        |
| • | Changed u*jr ZQE to nFBGA ZXH, updated thermal information                                                                                                                                                                                                                                                             | <b>7</b> |
| • | Correct SN65LVDS822 to SN65LVDS302                                                                                                                                                                                                                                                                                     | 39       |
| С | hanges from Revision C (August 2012) to Revision D (May 2016)                                                                                                                                                                                                                                                          | Page     |

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes section, Application and |
|---|--------------------------------------------------------------------------------------------------------|
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and               |
|   | Documentation Support section, and Mechanical, Packaging, and Orderable Information section            |



# **5** Pin Configuration and Functions



Figure 5-1. ZXH Package 80-Pin nFBGA Top View

#### Table 5-1. Pin Functions

| PIN<br>NAME NO. I/O |                    |          | DESCRIPTION                                                                                                                                                                                                                                                       |  |  |
|---------------------|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                     |                    |          | DESCRIPTION                                                                                                                                                                                                                                                       |  |  |
| CMOS                |                    |          |                                                                                                                                                                                                                                                                   |  |  |
| B0 to B7            | See <sup>(1)</sup> | CMOS Out | Blue pixel data                                                                                                                                                                                                                                                   |  |  |
| G0 to G7            | See <sup>(1)</sup> | CMOS Out | Green pixel data                                                                                                                                                                                                                                                  |  |  |
| R0 to R7            | See <sup>(1)</sup> | CMOS Out | Red pixel data                                                                                                                                                                                                                                                    |  |  |
| CPE                 | J9                 | CMOS Out | Channel parity error<br>This output indicates the detection of a parity error by generating an<br>output high-pulse for half of a PCLK clock cycle; this allows counting<br>parity errors with a simple counter.<br>0: no error<br>high-pulse: bit error detected |  |  |

3



### Table 5-1. Pin Functions (continued)

|                     | PIN                                                                 |              |                                                                                                                                                                                     |  |  |  |
|---------------------|---------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                | NO.                                                                 | I/O          | DESCRIPTION                                                                                                                                                                         |  |  |  |
|                     |                                                                     |              | Output clock polarity selection:                                                                                                                                                    |  |  |  |
| CPOL                |                                                                     |              |                                                                                                                                                                                     |  |  |  |
| CPOL                | H1                                                                  | CMOS In      | 0: rising edge clocking                                                                                                                                                             |  |  |  |
|                     |                                                                     |              | 1: falling edge clocking                                                                                                                                                            |  |  |  |
| DE                  | J8                                                                  | CMOS Out     | Data Enable                                                                                                                                                                         |  |  |  |
|                     |                                                                     |              | CMOS bus rise time select:                                                                                                                                                          |  |  |  |
| F/S                 | G8                                                                  | CMOS In      | 1: fast output rise time                                                                                                                                                            |  |  |  |
| F/3                 | Go                                                                  |              |                                                                                                                                                                                     |  |  |  |
|                     |                                                                     |              | 0: slow output rise time                                                                                                                                                            |  |  |  |
| HS                  | H9                                                                  | CMOS Out     | Horizontal sync                                                                                                                                                                     |  |  |  |
| LS0                 | C1                                                                  | CMOS In      | Link select: determines active SubLVDS Data Links and PLL Range) (see Table 8-1)                                                                                                    |  |  |  |
| LS1                 | D2                                                                  |              | Entre select. determines active ousevolo bata Entre and TEE Range) (see Table 0-1)                                                                                                  |  |  |  |
| PCLK                | G9                                                                  | CMOS Out     | Output Pixel Clock; rising or falling clock polarity is selected by control input CPOL                                                                                              |  |  |  |
|                     |                                                                     |              | Disables the CMOS Drivers and turns off the PLL, putting device in shutdown mode. <sup>(2)</sup>                                                                                    |  |  |  |
| RXEN                | N J7                                                                | CMOS In      | 1: Receiver enabled                                                                                                                                                                 |  |  |  |
|                     |                                                                     |              | 0: Receiver disabled (shutdown)                                                                                                                                                     |  |  |  |
|                     |                                                                     |              |                                                                                                                                                                                     |  |  |  |
| SWAP                | J2                                                                  | CMOS In      | Bus swap: swaps the bus pins to allow device placement on top or bottom of PCB. See pinout drawing and Table 5-2 for pin assignments.                                               |  |  |  |
| SWAF                |                                                                     |              | 0: data output from R7 to B0                                                                                                                                                        |  |  |  |
|                     |                                                                     |              | 1: data output from B0 to R7                                                                                                                                                        |  |  |  |
|                     |                                                                     |              | ·                                                                                                                                                                                   |  |  |  |
| VS                  | H8                                                                  | CMOS Out     | Vertical sync                                                                                                                                                                       |  |  |  |
| SUBLVDS             |                                                                     | 1            |                                                                                                                                                                                     |  |  |  |
| CLK+,<br>CLK–       | J3, J4                                                              | SubLVDS In   | SubLVDS input pixel clock (polarity is fixed)                                                                                                                                       |  |  |  |
| D0+, D0–            | J5, J6                                                              | SubLVDS In   | SubLVDS data link (active during normal operation)                                                                                                                                  |  |  |  |
| D1+, D1–            | F1, G1                                                              | SubLVDS In   | SubLVDS data link (active during normal operation when LS0 = high and LS1 = low, or LS0 = low and LS1 = high; high impedance if LS0 = LS1 = low); input can be left open if unused. |  |  |  |
| D2+, D2–            | D1, E1                                                              | SubLVDS In   | SubLVDS data link (active during normal operation when LS0 = low and LS1 = high, high-impedance when LS1 = low); input can be left open if unused.                                  |  |  |  |
| POWER SU            | PPLY                                                                |              |                                                                                                                                                                                     |  |  |  |
| V <sub>DD</sub>     | C2, C4, C6,<br>D7 to G7                                             | Power Supply | Supply voltage                                                                                                                                                                      |  |  |  |
| V <sub>DDLVDS</sub> | H2, H5                                                              | Power Supply | SubLVDS I/O supply voltage                                                                                                                                                          |  |  |  |
| V <sub>DDPLLA</sub> | H3                                                                  | Power Supply | PLL analog supply voltage                                                                                                                                                           |  |  |  |
| V <sub>DDPLLD</sub> | F2                                                                  | Power Supply | PLL digital supply voltage                                                                                                                                                          |  |  |  |
| GND                 | A1, A9, C5, C7,<br>D3 to D6, E3 to E6,<br>F3 to F6,<br>G3 to G6, H7 | Ground       | Supply ground                                                                                                                                                                       |  |  |  |
| GND <sub>LVDS</sub> | G2, H6, J1                                                          | Ground       | SubLVDS ground                                                                                                                                                                      |  |  |  |
| GND <sub>PLLA</sub> | H4                                                                  | Ground       | PLL analog ground                                                                                                                                                                   |  |  |  |



#### Table 5-1. Pin Functions (continued)

|                     | PIN |        | DESCRIPTION        |
|---------------------|-----|--------|--------------------|
| NAME                | NO. | I/O    |                    |
| GND <sub>PLLD</sub> | E2  | Ground | PLL digital ground |

(1) Pin assignment depends on SWAP pin setting. Swappable pins are detailed in Table 5-2.

(2) RXEN input incorporates glitch suppression logic to avoid unwanted switching. The input must be pulled low for longer than 10 µs continuously to force the receiver to enter Shutdown. The input must be pulled high for at least 10 µs continuously to activate the receiver. An input pulse shorter than 5 µs is interpreted as glitch and becomes ignored. At power up, the receiver is enabled immediately if RXEN = H and disabled if RXEN = L.

| SIGNAL  | SWAP <sup>(1)</sup> | PIN | SIGNAL  | SWAP <sup>(1)</sup> | PIN | SIGNAL | SWAP <sup>(1)</sup> | PIN |
|---------|---------------------|-----|---------|---------------------|-----|--------|---------------------|-----|
| DO      | L                   | F9  | 00      | L                   | B9  | DO     | L                   | A5  |
| B0      | Н                   | B1  | G0      | Н                   | B5  | R0     | Н                   | C8  |
| B1      | L                   | F8  | G1      | L                   | B8  | R1     | L                   | B4  |
| Ы       | Н                   | A2  | GI      | Н                   | A6  | R I    | Н                   | C9  |
| B2      | L                   | E9  | <u></u> | L                   | A8  | R2     | L                   | A4  |
| BZ      | Н                   | B2  | G2      | Н                   | B6  | RZ     | Н                   | D8  |
| B3      | L                   | E8  | G3      | L                   | B7  | 52     | L                   | B3  |
| ь»<br>- | Н                   | A3  |         | Н                   | A7  | R3     | Н                   | D9  |
| B4      | L                   | D9  | G4      | L                   | A7  | R4     | L                   | A3  |
| D4      | Н                   | B3  | 64      | Н                   | B7  | K4     | Н                   | E8  |
| B5      | L                   | D8  | G5      | L                   | B6  | R5     | L                   | B2  |
| БЭ      | Н                   | A4  | 65      | Н                   | A8  | RJ     | Н                   | E9  |
| B6      | L                   | C9  | G6      | L                   | A6  | R6     | L                   | A2  |
| 00      | Н                   | B4  |         | Н                   | B8  |        | Н                   | F8  |
| B7      | L                   | C8  | G7      | L                   | B5  | R7     | L                   | B1  |
| DI      | Н                   | A5  |         | Н                   | B9  |        | Н                   | F9  |

### Table 5-2. Swappable Pins

(1) The SWAP pin is either set to GND (L) or  $V_{DD}$  (H).



# 6 Specifications 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                               |                                                                                                  | MIN  | MAX                     | UNIT |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------|------|-------------------------|------|
| Supply voltage range                          | V <sub>DD</sub> <sup>(2)</sup> , V <sub>DDPLLA</sub> , V <sub>DDPLLD</sub> , V <sub>DDLVDS</sub> | -0.3 | 2.175                   | V    |
| /oltage range at any input or output terminal | When VDDx > 0 V                                                                                  | -0.5 | 2.175                   | V    |
|                                               | When VDDx $\leq$ 0 V                                                                             | -0.5 | V <sub>DD</sub> + 2.175 | v    |
| Ouput current, I <sub>O</sub>                 |                                                                                                  |      |                         | mA   |
| Storage temperature, T <sub>stg</sub>         |                                                                                                  |      | 150                     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the GND terminals

### 6.2 ESD Ratings

|   |                     |                         |                                                                                | VALUE | UNIT |
|---|---------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|   |                     |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 |      |
| 1 | ( <sub>ESD)</sub> E | electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |
|   |                     |                         | Machine model                                                                  | ±200  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

#### see (1)

|                      |                                                         |                                                     | MIN  | NOM | MAX  | UNIT |
|----------------------|---------------------------------------------------------|-----------------------------------------------------|------|-----|------|------|
| V <sub>DD</sub>      |                                                         |                                                     |      |     |      |      |
| V <sub>DDPLLA</sub>  | Supply voltages                                         |                                                     | 1.65 | 1.8 | 1.95 | v    |
| V <sub>DDPLLD</sub>  | <ul> <li>Supply voltages</li> </ul>                     |                                                     | 1.05 | 1.0 | 1.95 | v    |
| V <sub>DDLVDS</sub>  | _                                                       |                                                     |      |     |      |      |
|                      |                                                         | Test set-up see Figure 7-1                          |      |     |      | mV   |
|                      | Supply voltage noise magnitude<br>50 MHz (all supplies) | $f_{CLK} \le 50$ MHz; f(noise) = 1 Hz to 2 GHz      |      |     | 100  |      |
| V <sub>DDn(PP)</sub> |                                                         | f <sub>CLK</sub> > 50 MHz; f(noise) = 1 Hz to 1 MHz |      |     | 100  |      |
|                      |                                                         | f <sub>CLK</sub> > 50 MHz; f(noise) > 1 MHz         |      |     | 40   |      |
| T <sub>A</sub>       | Operating free-air temperature                          |                                                     | -40  |     | 85   | °C   |
| CLK+ an              | d CLK–                                                  |                                                     |      |     |      |      |
|                      |                                                         | 1-Channel receive mode, see Figure 8-4              | 4    |     | 15   |      |
| £                    | In part Divel als als for more as                       | 2-Channel receive mode, see Figure 8-5              | 8    |     | 30   | MHz  |
| f <sub>CLK±</sub>    | Input Pixel clock frequency                             | 3-Channel receive mode, see Figure 8-6              | 20   |     | 65   |      |
|                      |                                                         | Standby mode <sup>(2)</sup> , see Figure 7-10       |      |     | 500  | kHz  |
| t <sub>DUTCLK</sub>  | CLK Input Duty Cycle                                    |                                                     | 35%  |     | 65%  |      |



#### see (1)

| MAX                   | UNIT                   |
|-----------------------|------------------------|
|                       |                        |
| 200                   | mV                     |
| 1.2                   | V                      |
|                       | V                      |
| 100                   | mV                     |
| 10%                   |                        |
| 800                   | ps                     |
| 100                   | ps                     |
|                       |                        |
| $V_{DD}$              | V                      |
| 0.3 × V <sub>DD</sub> | V                      |
|                       | μs                     |
| I                     |                        |
|                       | pF                     |
| -                     | 100<br>V <sub>DD</sub> |

(1) Unused single-ended inputs must be held high or low to prevent them from floating.

(2) PCLK input frequencies lower than 500 kHz forces the SN65LVDS302 into standby mode. Input frequencies from 500 kHz to 3 MHz may or may not activate the SN65LVDS302. Input frequencies beyond 3 MHz activate the SN65LVDS302. TI recommends against input frequencies from 500 kHz to 4 MHz, which can cause PLL malfunction.

### **6.4 Thermal Information**

|                       |                                              | SN65LVDS302    |      |
|-----------------------|----------------------------------------------|----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | ZXH<br>(nFBGA) | UNIT |
|                       |                                              | 80 PINS        |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 41.5           | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 29.4           | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 23.8           | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.5            | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 23.9           | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, SPRA953.



## **6.5 Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

| PARAMETER  |        | TEST CONDITIONS                                                                                                                                          |                                          | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----|--------------------|------|------|
|            |        | Alternating 1010 Test pattern (see Table 7-5). All CMOS outputs                                                                                          | f <sub>PCLK</sub> = 4 MHz                |     | 9.8                | 14   |      |
|            |        | terminated with 10 pF, F/S and RXEN at $V_{DD}$ . $V_{IH} = V_{DD}$ , $V_{IL} = 0$ V,                                                                    | f <sub>PCLK</sub> = 6 MHz                |     | 11.7               | 15.9 | mA   |
|            | 1ChM   | $V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}$                                                                                                          | f <sub>PCLK</sub> = 15 MHz               |     | 19.3               | 25   |      |
|            |        | Typical power test pattern (see Table 7-2). $V_{ID}$ = 70 mV. All CMOS                                                                                   | f <sub>PCLK</sub> = 4 MHz                |     | 4.7                |      |      |
|            |        | outputs terminated with 10 pF, F/S at GND, and RXEN at $V_{\text{DD}}$ .                                                                                 | f <sub>PCLK</sub> = 6 MHz                |     | 6                  |      | mA   |
|            |        | $V_{\text{IH}} = V_{\text{DD}}, V_{\text{IL}} = 0 \text{ V}, V_{\text{DD}} = V_{\text{DDPLLA}} = V_{\text{DDPLLD}} = V_{\text{DDLVDS}}$                  | f <sub>PCLK</sub> = 15 MHz               |     | 13.2               |      |      |
|            |        | Alternating 1010 Test pattern (see Table 7-5). All CMOS outputs                                                                                          | f <sub>PCLK</sub> = 8 MHz                |     | 14.3               | 19.4 |      |
|            |        | terminated with 10 pF, F/S and RXEN at $V_{DD}$ . $V_{IH} = V_{DD}$ , $V_{IL} = 0$ V,                                                                    | f <sub>PCLK</sub> = 22 MHz               |     | 25                 | 33   | mA   |
|            | 2ChM   | $V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}$                                                                                                          | f <sub>PCLK</sub> = 30 MHz               |     | 26.8               | 37   |      |
| RMS supply | 201111 | Typical power test pattern (see Table 7-3). V <sub>ID</sub> = 70 mV. All CMOS                                                                            | f <sub>PCLK</sub> = 8 MHz                |     | 6.4                |      |      |
| current    |        | outputs terminated with 10 pF, F/S at GND, and RXEN at $V_{\text{DD}}$ .                                                                                 | f <sub>PCLK</sub> = 22 MHz               |     | 13.7               |      | mA   |
|            |        | $V_{IH} = V_{DD}, V_{IL} = 0 V, V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}$                                                                           | f <sub>PCLK</sub> = 30 MHz               |     | 18.3               |      |      |
|            |        | Alternating 1010 Test pattern (see Table 7-5). All CMOS outputs                                                                                          | f <sub>PCLK</sub> = 20 MHz               |     | 17.1               | 27   |      |
|            | 3ChM   | terminated with 10 pF, F/S and RXEN at $V_{DD}$ . $V_{IH} = V_{DD}$ , $V_{IL} = 0$ V, $V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}$                    | f <sub>PCLK</sub> = 65 MHz               |     | 60.8               | 68   | mA   |
|            | 30110  | Typical power test pattern (see Table 7-4). $V_{ID} = 70 \text{ mV}$ . All CMOS                                                                          | f <sub>PCLK</sub> = 20 MHz               |     | 8.6                |      |      |
|            |        | outputs terminated with 10 pF, F/S at GND, and RXEN at $V_{DD}$ .<br>$V_{IH} = V_{DD}$ , $V_{IL} = 0$ V, $V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}$ | f <sub>PCLK</sub> = 65 MHz               |     | 22.2               |      | mA   |
|            |        | I D[0:2] inputs are left open. All control inputs held static high or low.<br>S outputs terminated with 10 pF. $V_{IH}$ = $V_{DD}$ , $V_{II}$ = 0 V,     | Standby mode;<br>RXEN = V <sub>IH</sub>  |     | 15                 | 100  | μA   |
|            |        | $Sources = V_{DDPLLD} = V_{DDLVDS}$                                                                                                                      | Shutdown mode;<br>RXEN = V <sub>IL</sub> |     | 0.4                | 10   | μA   |

(1) All typical values are at 25°C and with 1.8-V supply unless otherwise noted.



### **6.6 Input Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                                   | PARAMETER                                                                                             | TEST CONDITIONS                                                                                                    | MIN                   | TYP <sup>(1)</sup> | MAX                       | UNIT |
|-----------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|---------------------------|------|
| D0+, D                            | 0–, D1+, D1–, D2+, D2–, CLK+, and CLK–                                                                | -                                                                                                                  |                       |                    |                           |      |
| V <sub>thstby</sub>               | Input voltage common mode threshold to switch<br>between receive and acquire mode and standby<br>mode | RXEN at V <sub>DD</sub>                                                                                            | 1.3                   |                    | 0.9 × V <sub>DDLVDS</sub> | V    |
| V <sub>THL</sub>                  | Low-level differential input voltage threshold                                                        | $ \begin{array}{c} V_{D0+} - V_{D0-},  V_{D1+} - V_{D1-}, \\ V_{D2+} - V_{D2-},  V_{CLK+} - V_{CLK-} \end{array} $ | -40                   |                    |                           | mV   |
| V <sub>THH</sub>                  | High-level differential input voltage threshold                                                       | $ \begin{array}{c} V_{D0+} - V_{D0-},  V_{D1+} - V_{D1-}, \\ V_{D2+} - V_{D2-},  V_{CLK+} - V_{CLK-} \end{array} $ |                       |                    | 40                        | mV   |
| I <sub>I+</sub> , I <sub>I-</sub> | Input leakage current                                                                                 | $V_{DD}$ = 1.95 V, $V_{I+}$ = $V_{I-}$ ,<br>$V_{I}$ = 0.4 V and $V_{I}$ = 1.5 V                                    |                       |                    | 75                        | μA   |
| I <sub>IOFF</sub>                 | Power-off input current                                                                               | V <sub>DD</sub> = GND; V <sub>I</sub> = 1.5 V                                                                      |                       |                    | -75                       | μA   |
| R <sub>ID</sub>                   | Differential input termination resistor value                                                         |                                                                                                                    | 78                    | 100                | 122                       | Ω    |
| C <sub>IN</sub>                   | Input capacitance                                                                                     | Measured between input terminal and GND                                                                            |                       | 1                  |                           | pF   |
| 10                                |                                                                                                       | Within one signal pair                                                                                             |                       |                    | 0.2                       | рF   |
| ΔC <sub>IN</sub>                  | Input capacitance variation                                                                           | Between all signals                                                                                                |                       |                    | 1                         | рг   |
| R <sub>BBDC</sub>                 | Pull-up resistor for standby detection                                                                |                                                                                                                    | 21                    | 30                 | 39                        | kΩ   |
| LS0, LS                           | S1, CPOL, SWAP, RXEN, F/S                                                                             | 1                                                                                                                  |                       |                    |                           |      |
| V <sub>IK</sub>                   | Input clamp voltage                                                                                   | $I_I = -18 \text{ mA}, V_{DD} = V_{DD}(\text{min})$                                                                |                       |                    | -1.2                      | V    |
| I <sub>ICMOS</sub>                | Input current <sup>(2)</sup>                                                                          | $0 V \le V_{DD} \le 1.95 V;$<br>V <sub>I</sub> = {GND, 1.95 V}                                                     |                       |                    | 100                       | nA   |
| C <sub>IN</sub>                   | Input capacitance                                                                                     |                                                                                                                    |                       | 2                  |                           | pF   |
| I <sub>IH</sub>                   | High-level input current                                                                              | $V_{IN} = 0.7 \times V_{DD}$                                                                                       | -200                  |                    | 200                       | nA   |
| I <sub>IL</sub>                   | Low-level input current                                                                               | $V_{IN} = 0.3 \times V_{DD}$                                                                                       | -200                  |                    | 200                       | nA   |
| V <sub>IH</sub>                   | High-level input voltage                                                                              |                                                                                                                    | 0.7 × V <sub>DD</sub> |                    | V <sub>DD</sub>           | V    |
| V <sub>IL</sub>                   | Low-level input voltage                                                                               |                                                                                                                    | 0                     |                    | $0.3 \times V_{DD}$       | V    |

(1) All typical values are at 25°C and with 1.8-V supply unless otherwise noted.

(2) Do not leave any CMOS Input unconnected or floating to minimize leakage currents. Every input must be connected to a valid logic level V<sub>IH</sub> or V<sub>OL</sub> while power is supplied to V<sub>DD</sub>.

## 6.7 Output Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                     | TEST CONDITIONS                                 | TYP MAX               | UNIT                  |    |
|----------------------|-------------------------------|-------------------------------------------------|-----------------------|-----------------------|----|
| R[0:7],              | G[0:7], B[0:7], VS, HS, PCLK, | CPE                                             |                       |                       |    |
|                      |                               | 1-ChM, F/S = L, I <sub>OH</sub> = –250 μA       |                       |                       |    |
| V                    | High lovel output ourrent     | 2- or 3-ChM, F/S = L, I <sub>OH</sub> = –500 μA | 0.8 × V <sub>DD</sub> | V                     | V  |
| V <sub>OH</sub> High | High-level output current     | 1-ChM, F/S = Η, I <sub>OH</sub> = –500 μA       | 0.0 × V <sub>DD</sub> | V <sub>DD</sub>       | v  |
|                      |                               | 2- or 3-ChM, F/S = H, I <sub>OH</sub> = –2 mA   |                       |                       |    |
|                      |                               | 1-ChM, F/S = L, I <sub>OL</sub> = 250 μA        |                       |                       |    |
| V                    | Low lovel output ourrent      | 2- or 3-ChM, F/S = L, I <sub>OL</sub> = 500 μA  | 0                     | 0.2 × V <sub>DD</sub> | V  |
| V <sub>OL</sub>      | Low-level output current      | 1-ChM, F/S = Η, I <sub>OL</sub> = 500 μA        | 0                     | 0.2 × V <sub>DD</sub> | v  |
|                      |                               | 2- or 3-ChM, F/S = H, I <sub>OL</sub> = 2 mA    |                       |                       |    |
|                      |                               | 1-ChM, F/S = L                                  | -250                  |                       |    |
| I <sub>OH</sub>      | High-level output current     | 2- or 3-ChM, F/S = L; 1-ChM, F/S = H            | -500                  |                       | μA |
|                      |                               | 2- or 3-ChM, F/S = H                            | -2000                 |                       |    |

#### over operating free-air temperature range (unless otherwise noted)

|     | PARAMETER                                | TEST CONDITIONS                      | MIN | TYP | MAX  | UNIT |
|-----|------------------------------------------|--------------------------------------|-----|-----|------|------|
|     |                                          | 1-ChM, F/S = L                       |     |     | 250  |      |
| IOL | I <sub>OL</sub> Low-level output current | 2- or 3-ChM, F/S = L; 1-ChM, F/S = H |     |     | 500  | μA   |
|     |                                          | 2- or 3-ChM, F/S = H                 |     |     | 2000 |      |

### 6.8 Timing Requirements

| PARAMETER                                                |                         | TEST CONDITION                                                                                                                                                               | MIN                                                | UNIT                               |    |
|----------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------|----|
|                                                          |                         | 1ChM: x = 0.29, f <sub>PCLK</sub> = 15 MHz,                                                                                                                                  | f <sub>CLK</sub> = 15 MHz <sup>(4)</sup>           | 630                                |    |
|                                                          |                         | RXEN at $V_{DD}$ , $V_{IH} = V_{DD}$ , $V_{IL} = GND$ ,<br>R <sub>L</sub> = 100 $\Omega$ , test setup as in Figure 7-2,<br>test pattern as in Table 7-7                      | $f_{CLK}$ = 4 MHz to 15 MHz <sup>(5)</sup>         | 1 / (60 × f <sub>CLK</sub> ) – 480 |    |
| t <sub>RSKMx</sub> <sup>(2) (3)</sup> Receiver input ske | w margin <sup>(1)</sup> | 2ChM: x = 0.14, f <sub>PCLK</sub> = 30 MHz,                                                                                                                                  | f <sub>CLK</sub> = 30 MHz <sup>(4)</sup>           | 630                                |    |
| t <sub>RSKMx</sub> <sup>(2) (3)</sup> (see Figure 9-2)   | 5                       | RXEN at V <sub>DD</sub> , V <sub>IH</sub> = V <sub>DD</sub> , V <sub>IL</sub> = GND,<br>R <sub>L</sub> = 100 Ω, test setup as in Figure 7-2,<br>test pattern as in Table 7-8 | $f_{CLK} = 8 \text{ MHz to } 30 \text{ MHz}^{(5)}$ | 1 / (30 × f <sub>CLK</sub> ) – 480 | ps |
|                                                          |                         | 3ChM: RXEN at $V_{DD}$ , $V_{IH} = V_{DD}$ , $V_{IL} = GND$ ,                                                                                                                | f <sub>CLK</sub> = 65 MHz <sup>(4)</sup>           | 360                                |    |
|                                                          |                         | test setup as in Figure 7-2,<br>test pattern as in Table 7-9                                                                                                                 | $f_{CLK}$ = 20 MHz to 65 MHz <sup>(5)</sup>        | 1 / (20 × f <sub>CLK</sub> ) – 410 |    |

(1) This includes the receiver internal set-up and hold time uncertainty, all PLL related high-frequency random and deterministic jitter components that impact the jitter budget, ISI and duty cycle distortion from the front end receiver, and the skew from CLK to data D0, D1, and D2; The pulse position minimum and maximum variation is given with a bit error rate target of 10<sup>-12</sup>; Measurements of the total jitter are taken over a sample amount of > 10<sup>-12</sup> samples.

- (2) Receiver Input Skew Margin (t<sub>RSKM</sub>) is the timing margin available for transmitter output pulse position (t<sub>PPOS</sub>), interconnect skew, and interconnect inter-symbol interference. tRSKM represents the reminder of the serial bit time not taken up by the receiver strobe uncertainty;. The t<sub>RSKM</sub> assumes a bit error rate better than 10<sup>-12</sup>.
- (3) t<sub>RSKM</sub> is indirectly proportional to the internal set-up and hold time uncertainty, ISI and duty cycle distortion from the front end receiver, the skew mismatch from CLK to data D0, D1, and D2, as well as the PLL cycle-to-cycle jitter.
- (4) The Minimum and Maximum Limits are based on statistical analysis of the device performance over process, voltage, and temp ranges.
- (5) These Minimum and Maximum Limits are simulated only.

### **6.9 Switching Characteristics**

over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER                                                            | TEST                                                                                                       | CONDITIONS              | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------|------|--------------------|-----|------|
| D0+, D0           | –, D1+, D1–, D2+, D2–, CLK+,                                         | and CLK-                                                                                                   | I                       |      |                    |     |      |
| t <sub>R/F</sub>  | Input rise and fall time                                             | RXEN at V <sub>DD</sub> ; see F                                                                            | Figure 7-4              |      |                    | 800 | ps   |
| ∆t <sub>R/F</sub> | Input rise or fall time<br>mismatch between all<br>SubLVDS inputs    | t <sub>R</sub> (n) – t <sub>R</sub> (m) and t <sub>F</sub> (<br>n = {D0, D1, D2, or<br>m = {D0, D1, D2, or | CLK} and                | -100 |                    | 100 | ps   |
| R[7:0], C         | G[7:0], B[7:0], VS, HS, PCLK,                                        | CPE                                                                                                        |                         |      |                    |     |      |
|                   |                                                                      |                                                                                                            | 1-channel mode, F/S = L | 8    |                    | 16  |      |
|                   |                                                                      |                                                                                                            | 2-channel mode, F/S = L | 4    |                    | 8   |      |
|                   | Rise and fall time                                                   | $C_1 = 10  \text{pF}^{(3)}$                                                                                | 3-channel mode, F/S = L | 4    |                    | 8   |      |
| t <sub>R/F</sub>  | 20% to 80% of V <sub>DD</sub> $^{(2)}$                               | (see Figure 7-3)                                                                                           | 1-channel mode, F/S = H | 4    |                    | 8   | ns   |
|                   |                                                                      |                                                                                                            | 2-channel mode, F/S = H | 1    |                    | 2   |      |
|                   |                                                                      |                                                                                                            | 3-channel mode, F/S = H | 1    |                    | 2   |      |
|                   |                                                                      | 1-channel and 3-cha                                                                                        | annel mode              | 45%  | 50%                | 55% |      |
| t <sub>OUTP</sub> | PCLK output duty cycle                                               | CPOL = V <sub>IL</sub> , 2-chan                                                                            | nel mode                | 48%  | 53%                | 59% |      |
|                   |                                                                      | CPOL = V <sub>IH</sub> , 2-char                                                                            | inel mode               | 41%  | 47%                | 52% |      |
| t <sub>osĸ</sub>  | Output skew from PCLK to<br>R[0:7], G[0:7], B0:7], HS,<br>VS, and DE | see Figure 7-3                                                                                             |                         | -500 |                    | 500 | ps   |
| INPUT T           | O OUTPUT RESPONSE TIME                                               |                                                                                                            | 1                       |      |                    |     |      |



#### over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                               | TEST C                                                                                                             | ONDITIONS                                                                                                    | MIN                       | TYP <mark>(1)</mark>    | MAX                     | UNIT   |  |  |
|---------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------|-------------------------|--------|--|--|
| t <sub>PD(L)</sub>  | Propagation delay time<br>from CLK+ input to PCLK<br>output             | RXEN at V <sub>DD</sub> , V <sub>IH</sub> = V <sub>I</sub><br>see Figure 7-8                                       | <sub>DD</sub> , V <sub>IL</sub> = GND, C <sub>L</sub> = 10 pF,                                               | 1.4 / f <sub>PCLK</sub>   | 1.9 / f <sub>PCLK</sub> | 2.5 / f <sub>PCLK</sub> | S      |  |  |
| t <sub>GS</sub>     | RXEN glitch suppression<br>pulse width <sup>(4)</sup>                   | $V_{IH} = V_{DD}, V_{IL} = GND,$<br>$V_{IL}$ to $V_{IH}$ ; see Figure 1                                            |                                                                                                              |                           |                         | 3.8                     | μs     |  |  |
| t <sub>pwrup</sub>  | Enable time from power<br>down (↑RXEN)                                  |                                                                                                                    | d high to data outputs<br>alid data; see Figure 7-10                                                         | 2                         |                         |                         |        |  |  |
| t <sub>pwrdn</sub>  | Disable time from active<br>mode (↓RXEN)                                | RXEN is pulled low du<br>time measurement und<br>R[0:7] = G[0:7] = B[0:7<br>DE = PCLK = low and<br>see Figure 7-10 | til all outputs held static:<br>] = VS = HS = high,                                                          |                           |                         | 11                      | μs     |  |  |
| t <sub>wakeup</sub> | Enable time from Standby<br>(↑↓CLK)                                     |                                                                                                                    | K input starts switching to senabled and outputting                                                          |                           |                         | 2                       | ms     |  |  |
| t <sub>sleep</sub>  | Disable time from active<br>mode (CLK transitions to<br>high-impedance) | open or input common<br>threshold voltage V <sub>thst</sub>                                                        | K input signal stops (input<br>mode VICM exceeds<br>by) until all outputs held<br>= B[0:7] = VS = HS = high, |                           |                         | 3                       | μs     |  |  |
| f <sub>BW</sub>     | PLL bandwidth <sup>(5)</sup>                                            | Tested from CLK                                                                                                    | 2-ChM; f <sub>PCLK</sub> = 22 MHz                                                                            | 0.087 × f <sub>PCLK</sub> |                         | MHz                     |        |  |  |
| чВW                 |                                                                         | input to PCLK output                                                                                               | 3-ChM; f <sub>PCLK</sub> = 65 MHz                                                                            | 0.075 × f <sub>PCLK</sub> |                         |                         | 101112 |  |  |

(1) All typical values are at 25°C and with 1.8-V supply unless otherwise noted.

(2) t<sub>R/F</sub> depends on the F/S setting and the capacitive load connected to each output. Some application information of how to calculate t<sub>R/F</sub> based on the output load and how to estimate the timing budget to interconnect to an LCD driver are provided in the application section near the end of this data sheet.

- (3) The output rise and fall time is optimized for an output load of 10 pF. The rise and fall time can be adjusted by changing the output load capacitance.
- (4) The RXEN input incorporates a glitch-suppression logic to disregard short input pulses. t<sub>GS</sub> is the duration of either a high-to-low or low-to-high transition that is suppressed.
- (5) When using the SN65LVDS302 receiver in conjunction with the SN65LVDS301 transmitter in one link, the PLL bandwidth of the SN65LVDS302 receiver always exceed the bandwidth of the SN65LVDS301 transmit PLL. This ensures stable PLL tracking under all operating conditions and maximizes the receiver skew margin.

### 6.10 Device Power Dissipation

|    | PARAMETER    | TEST CONDITIONS                         | TEST CONDITIONS           |      |       |       |  |
|----|--------------|-----------------------------------------|---------------------------|------|-------|-------|--|
|    |              |                                         | f <sub>CLK</sub> = 4 MHz  | 16.8 |       | mW    |  |
|    | Device Power | all outputs terminated with 10 pF       | f <sub>CLK</sub> = 65 MHz | 64.7 |       | 11177 |  |
| PD | Dissipation  | $V_{DDx} = 1.95 V, T_A = -40^{\circ}C,$ | f <sub>CLK</sub> = 4 MHz  |      | 27.4  | mW    |  |
|    |              | all outputs terminated with 10 pF       | f <sub>CLK</sub> = 65 MHz |      | 128.8 | IIIVV |  |



## **Typical Characteristics**

Some of the plots in this section show more than one curve representing various device pin relationships. Taken together, they represent a working range for the tested parameter.





















## **7 Parameter Measurement Information**







Figure 7-2. Jitter Budget





Figure 7-3. Output Rise and Fall, Setup and Hold Time



Figure 7-4. SubLVDS Differential Input Rise and Fall Time Defintion



Figure 7-5. Equivalent Input Circuit Design





Figure 7-6. I/O Voltage and Current Definition



Figure 7-7. CMOS Output Test Circuit, Signal and Timing Definition















Figure 7-11. Standby Detection

## 7.1 Power Consumption Tests

Table 7-1 shows an example test pattern word.

Table 7-1. Example Test Pattern Word

|    |    |    |    |                                                                    |    |    |    |    |      |       |    |    |    |    |    |    |    | 0.0 |    |    |    |    |    |   |    |    |    |  |  |  |  |  |  |
|----|----|----|----|--------------------------------------------------------------------|----|----|----|----|------|-------|----|----|----|----|----|----|----|-----|----|----|----|----|----|---|----|----|----|--|--|--|--|--|--|
|    |    |    |    | WORD R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |    |    |    |    |      |       |    |    |    |    |    |    |    |     |    |    |    |    |    |   |    |    |    |  |  |  |  |  |  |
|    |    |    |    |                                                                    |    | 1  |    | 0  | )x7C | 3E1E7 |    |    |    |    |    |    |    |     |    |    |    |    |    |   |    |    |    |  |  |  |  |  |  |
|    | 7  |    |    |                                                                    | C  |    |    |    | 3    |       |    |    | E  | E  |    |    |    | 1   |    |    | E  | E  |    |   | 7  | 1  |    |  |  |  |  |  |  |
| R7 | R6 | R5 | R4 | R3                                                                 | R2 | R1 | R0 | G7 | G6   | G5    | G4 | G3 | G2 | G1 | G0 | B7 | B6 | B5  | B4 | B3 | B2 | B1 | B0 | 0 | VS | HS | DE |  |  |  |  |  |  |
| 0  | 1  | 1  | 1  | 1                                                                  | 1  | 0  | 0  | 0  | 0    | 1     | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0   | 1  | 1  | 1  | 1  | 0  | 0 | 1  | 1  | 1  |  |  |  |  |  |  |

## 7.2 Typical IC Power Consumption Test Pattern

Typical power-consumption test patterns consist of sixteen 30-bit receive words in 1-channel mode, eight 30-bit receive words in 2-channel mode and five 30-bit receive words in 3-channel mode. The pattern repeats itself throughout the entire measurement. It is assumed that every possible code on the RGB outputs has the same probability to occur during typical device operation.



| WORD | TEST PATTERN:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |
|------|--------------------------------------------------------------------------------|
| 1    | 0x000007                                                                       |
| 2    | 0xFFF0007                                                                      |
| 3    | 0x01FFF47                                                                      |
| 4    | 0xF0E07F7                                                                      |
| 5    | 0x7C3E1E7                                                                      |
| 6    | 0xE707C37                                                                      |
| 7    | 0xE1CE6C7                                                                      |
| 8    | 0xF1B9237                                                                      |
| 9    | 0x91BB347                                                                      |
| 10   | 0xD4CCC67                                                                      |
| 11   | 0xAD53377                                                                      |
| 12   | 0xACB2207                                                                      |
| 13   | 0xAAB2697                                                                      |
| 14   | 0x5556957                                                                      |
| 15   | 0xAAAAB3                                                                       |
| 16   | 0xAAAAA5                                                                       |

### Table 7-2. Typical IC Power Consumption Test Pattern, 1-Channel Mode

#### Table 7-3. Typical IC Power Consumption Test Pattern, 2-Channel Mode

| WORD | TEST PATTERN:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |
|------|--------------------------------------------------------------------------------|
| 1    | 0x0000001                                                                      |
| 2    | 0x03F03F1                                                                      |
| 3    | 0xBFFBFF1                                                                      |
| 4    | 0x1D71D71                                                                      |
| 5    | 0x4C74C71                                                                      |
| 6    | 0xC45C451                                                                      |
| 7    | 0xA3aA3A5                                                                      |
| 8    | 0x555553                                                                       |

#### Table 7-4. Typical IC Power Consumption Test Pattern, 3-Channel Mode

| WORD | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |  |
|------|--------------------------------------------------------------------------------|--|
| 1    | 0xFFFFF1                                                                       |  |
| 2    | 0x000001                                                                       |  |
| 3    | 0xF0F0F01                                                                      |  |
| 4    | 0xCCCCCC1                                                                      |  |
| 5    | 0хААААА7                                                                       |  |

### 7.3 Maximum Power Consumption Test Pattern

The maximum (or worst-case) power consumption of the SN65LVDS302 is tested using the two different test pattern shown in table. Test patterns consist of sixteen 30-bit receive words in 1-channel mode, eight 30-bit receive words in 2-channel mode, and five 30-bit receive words in 3-channel mode. The pattern repeats itself throughout the entire measurement. It is assumed that every possible code on RGB outputs has the same probability to occur during typical device operation.



| Table 7-5. Worst-Gase i Ower Consumption rest i attern |                                                                                |  |
|--------------------------------------------------------|--------------------------------------------------------------------------------|--|
| WORD                                                   | TEST PATTERN:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |  |
| 1                                                      | 0xAAAAA5                                                                       |  |
| 2                                                      | 0x5555555                                                                      |  |

### Table 7-5. Worst-Case Power Consumption Test Pattern

#### Table 7-6. Worst-Case Power Consumption Test Pattern

| WADD | TEST PATTERN:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |  |
|------|--------------------------------------------------------------------------------|--|
| 1    | 0x000000                                                                       |  |
| 2    | 0xFFFFF7                                                                       |  |

### 7.4 Output Skew Pulse Position and Jitter Performance

The following test patterns are used to measure the output skew pulse position and the jitter performance of the SN65LVDS302. The jitter test pattern stresses the interconnect, particularly to test for ISI, using very long runlengths of consecutive bits, and incorporating very high and low data rates, maximizing switching noise. Each pattern is self-repeating for the duration of the test.

| WORD | TEST PATTERN:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |
|------|--------------------------------------------------------------------------------|
| 1    | 0x000001                                                                       |
| 2    | 0x0000031                                                                      |
| 3    | 0x00000F1                                                                      |
| 4    | 0x00003F1                                                                      |
| 5    | 0x0000FF1                                                                      |
| 6    | 0x0003FF1                                                                      |
| 7    | 0x000FFF1                                                                      |
| 8    | 0x0F0F0F1                                                                      |
| 9    | 0x0C30C31                                                                      |
| 10   | 0x0842111                                                                      |
| 11   | 0x1C71C71                                                                      |
| 12   | 0x18C6311                                                                      |
| 13   | 0x111111                                                                       |
| 14   | 0x333331                                                                       |
| 15   | 0x2452413                                                                      |
| 16   | 0x22A2A25                                                                      |
| 17   | 0x555553                                                                       |
| 18   | 0xDB6DB65                                                                      |
| 19   | 0xCCCCCC1                                                                      |
| 20   | 0xEEEEE1                                                                       |
| 21   | 0xE739CE1                                                                      |
| 22   | 0xE38E381                                                                      |
| 23   | 0xF7BDEE1                                                                      |
| 24   | 0xF3CF3C1                                                                      |
| 25   | 0xF0F0F01                                                                      |
| 26   | 0xFFF0001                                                                      |
| 27   | 0xFFFC001                                                                      |
| 28   | 0xFFFF001                                                                      |
| 29   | 0xFFFFC01                                                                      |

#### Table 7-7. Receive Jitter Test Pattern, 1-Channel Mode



| Table 7-7. Receive Jitter Test Pattern, 1-Channel Mode (Continued) |                                                                                |  |
|--------------------------------------------------------------------|--------------------------------------------------------------------------------|--|
| WORD                                                               | TEST PATTERN:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |  |
| 30                                                                 | 0xFFFF01                                                                       |  |
| 31                                                                 | 0xFFFFC1                                                                       |  |
| 32                                                                 | 0xFFFFF1                                                                       |  |

## Table 7-7. Receive Jitter Test Pattern, 1-Channel Mode (continued)

### Table 7-8. Receive Jitter Test Pattern, 2-Channel Mode

| WORD | Test Pattern:           R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |  |
|------|---------------------------------------------------------------------------------------|--|
| 1    | 0x0000001                                                                             |  |
| 2    | 0x000FFF3                                                                             |  |
| 3    | 0x8008001                                                                             |  |
| 4    | 0x0030037                                                                             |  |
| 5    | 0xE00E001                                                                             |  |
| 6    | 0x00FF001                                                                             |  |
| 7    | 0x007E001                                                                             |  |
| 8    | 0x003C001                                                                             |  |
| 9    | 0x0018001                                                                             |  |
| 10   | 0x1C7E381                                                                             |  |
| 11   | 0x333331                                                                              |  |
| 12   | 0x555AAA5                                                                             |  |
| 13   | 0x6DBDB61                                                                             |  |
| 14   | 0x777771                                                                              |  |
| 15   | 0x555AAA3                                                                             |  |
| 16   | 0xAAAAA5                                                                              |  |
| 17   | 0x5555553                                                                             |  |
| 18   | 0xAAA5555                                                                             |  |
| 19   | 0x888881                                                                              |  |
| 20   | 0x9242491                                                                             |  |
| 21   | 0xAAA5571                                                                             |  |
| 22   | 0xCCCCCC1                                                                             |  |
| 23   | 0xE3E1C71                                                                             |  |
| 24   | 0xFFE7FF1                                                                             |  |
| 25   | 0xFFC3FF1                                                                             |  |
| 26   | 0xFF81FF1                                                                             |  |
| 27   | 0xFE00FF1                                                                             |  |
| 28   | 0x1FF1FF1                                                                             |  |
| 29   | 0xFFCFFC3                                                                             |  |
| 30   | 0x7FF7FF1                                                                             |  |
| 31   | 0xFFF0007                                                                             |  |
| 32   | 0xFFFFF1                                                                              |  |

### Table 7-9. Receive Jitter Test Pattern, 3-Channel Mode

| WORD | TEST PATTERN:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |  |
|------|--------------------------------------------------------------------------------|--|
| 1    | 0x000001                                                                       |  |
| 2    | 0x000001                                                                       |  |
| 3    | 0x000003                                                                       |  |



### Table 7-9. Receive Jitter Test Pattern, 3-Channel Mode (continued)

| WORD | TEST PATTERN:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7–4], B[3–0], 0, VS, HS, DE |  |
|------|--------------------------------------------------------------------------------|--|
| 4    | 0x0101013                                                                      |  |
| 5    | 0x0303033                                                                      |  |
| 6    | 0x0707073                                                                      |  |
| 7    | 0x1818183                                                                      |  |
| 8    | 0xE7E7E71                                                                      |  |
| 9    | 0x3535351                                                                      |  |
| 10   | 0x0202021                                                                      |  |
| 11   | 0x5454543                                                                      |  |
| 12   | 0xA5A5A51                                                                      |  |
| 13   | 0xADADAD1                                                                      |  |
| 14   | 0x555551                                                                       |  |
| 15   | 0xA6A2AA3                                                                      |  |
| 16   | 0xA6A2AA5                                                                      |  |
| 17   | 0x555553                                                                       |  |
| 18   | 0x5555555                                                                      |  |
| 19   | 0xAAAAAA1                                                                      |  |
| 20   | 0x5252521                                                                      |  |
| 21   | 0x5A5A5A1                                                                      |  |
| 22   | 0xABABAB1                                                                      |  |
| 23   | 0xFDFCFD1                                                                      |  |
| 24   | 0xCAAACA1                                                                      |  |
| 25   | 0x1818181                                                                      |  |
| 26   | 0xE7E7E71                                                                      |  |
| 27   | 0xF8F8F81                                                                      |  |
| 28   | 0xFCFCFC1                                                                      |  |
| 29   | 0xFEFEFE1                                                                      |  |
| 30   | 0xFFFFF1                                                                       |  |
| 31   | 0xFFFFF5                                                                       |  |
| 32   | 0xFFFFF5                                                                       |  |



# 8 Detailed Description

### 8.1 Overview

The SN65LVDS302 is a de-serialising device where the input serial data and clock are received through Sub Low-Voltage Differential Signaling (SubLVDS) lines. The SN65LVDS302 supports three operating power modes (Shutdown, Standby, and Active) to conserve power.

Two Link Select lines LS0 and LS1 select whether 1, 2, or 3 serial links are used. The RXEN input may be used to put the SN65LVDS302 in a Shutdown mode. The SN65LVDS302 enters an active Standby mode if the common mode voltage of the CLK input becomes shifted to  $V_{DDLVDS}$ , as when the transmitter releases the CLK output into high-impedance. This minimizes power consumption without the need of switching an external control pin. The SN65LVDS302 is characterized for operation over ambient air temperatures of -40°C to 85°C. All CMOS and SubLVDS signals are 2-V tolerant with  $V_{DD}$  = 0 V. This feature allows signal power-up before  $V_{CC}$  is stabilized.

When receiving, the PLL locks to the incoming clock (CLK) and generates an internal high-speed clock at the line rate of the data lines. The data is serially loaded into a shift register using the internal high-speed clock. The de-serialized data is presented on the parallel output bus with a recreation of the Pixel clock (PCLK) generated from the internal high-speed clock. If no input CLK signal is present, the output bus is held static with the PCLK and DE held low, while all other parallel outputs are pulled high.

The parallel (CMOS) output bus offers a bus-swap feature. The SWAP control pin controls the output pin order of the output pixel data to be either R[7:0]. G[7:0], B[7:0], VS, HS, DE or B[0:7], G[0:7], R[0:7], VS, HS, DE. This gives a PCB designer the flexibility to better match the bus to the LCD driver pinout or to put the receiver device on the top side or the bottom side of the PCB. The F/S control input selects between a slow CMOS bus output rise time for best EMI and power consumption and a fast CMOS output for increased speed or higher load designs.



# 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated



### 8.3 Feature Description

### 8.3.1 Swap Pin Functionality

The SWAP pin allows the pcb designer to reverse the RGB bus, minimizing potential signal crossovers due to signal routing. The two drawings beneath show the RGB signal pin assignment based on the SWAP pin setting.



#### 8.3.2 Parity Error Detection and Handling

The SN65LVDS302 receiver performs error checking on the basis of a parity bit that is transmitted across the subLVDS interface from the transmitting device. Once the SN65LVDS302 detects the presence of the clock and the PLL has locked onto PCLK, then the parity is checked. Parity-error detection ensures detection of all single bit errors in one pixel and 50% of all multi-bit errors.

The parity bit covers the 27 bit data payload consisting of 24 bits of pixel data plus VS, HS, and DE. Odd Parity bit signalling is used. The parity error is output on the CPE pin. If the sum of the 27 data bits and the parity bit result in an odd number, the receive data are assumed to be valid. The CPE output is held low. If the sum equals an even number, parity error is declared. The CPE output indicates high for half a PCLK period. The CPE output is set with the data bit transition and cleared after 1/2 the data bit time. This allows counting every detected parity error with a simple counter connected to CPE.







## 8.4 Device Functional Modes

### 8.4.1 Deserialization Modes

The SN65LVDS302 receiver has three modes of operation controlled by link-select pins LS0 and LS1. Table 8-1 shows the deserializer modes of operation.

| LS1 | LS0 | MODE OF OPERATION                                                             |                                            | DATA LINKS STATUS             |
|-----|-----|-------------------------------------------------------------------------------|--------------------------------------------|-------------------------------|
| 0   | 0   | 1ChM                                                                          | 1-channel mode (30-bit serialization rate) | D0 active;<br>D1, D2 disabled |
| 0   | 1   | 2ChM 2-channel mode (15-bit serialization rate) D0, D1 active;<br>D2 disabled |                                            |                               |
| 1   | 0   | 3ChM 3-channel mode (10-bit serialization rate) D0, D                         |                                            | D0, D1, D2 active             |
| 1   | 1   | Reserved Reserved                                                             |                                            |                               |

#### Table 8-1. Logic Table: Link Select Operating Modes

### 8.4.1.1 1-Channel Mode

While LS0 and LS1 are held low, the SN65LVDS302 receives payload data over a single SubLVDS data pair, D0. The PLL locks to the SubLVDS clock input and internally multiplies the clock by a factor of 30. The internal high speed clock is used to shift in the data payload on D0 and to deserialize 30 bits of data. Figure 8-4 illustrates the timing and the mapping of the data payload into the 30-bit frame. The internal high speed clock is presented on the output bus. The reserved bits and parity bit are not output. While in this mode, the PLL can lock to a clock that is in the range of 4 MHz through 15 MHz. This mode is intended for smaller video display formats that do not need the full bandwidth capabilities of the SN65LVDS302.







### 8.4.1.2 2-Channel Mode

While LS0 is held high and LS1 is held low, the SN65LVDS302 receives payload data over two SubLVDS data pairs, D0 and D1. The PLL locks to the SubLVDS clock input and internally multiplies the clock by a factor of 15. The internal high speed clock is used to shift in the data payload on D0 and D1 and to deserialize 15 bits of data from each pair. Figure 8-5 illustrates the timing and the mapping of the data payload into the 30-bit frame. The internal high speed clock is divided by a factor of 15 to recreate the pixel clock, and the data payload with pixel clock is presented on the output bus. The reserved bits and parity bit are not output. While in this mode the PLL can lock to a clock that is in the range of 8 MHz through 30 MHz.



Figure 8-5. Data and Clock Input in 2-ChM (LS0 = high; LS1 = low)

### 8.4.1.3 3-Channel Mode

While LS0 is held low and LS1 is held high the SN65LVDS302 receives payload data over three SubLVDS data pairs: D0, D1, and D2. The PLL locks to the SubLVDS clock input and internally multiplies the clock by a factor of 10. The internal high speed clock is used to shift in the data payload on D0, D1, and D2, and to deserialize 10 bits of data from each pair. Figure 8-6 illustrates the timing and the mapping of the data payload into the 30-bit frame. While in this mode the PLL can lock to a clock that is in the range of 20 MHz through 65 MHz.





#### 8.4.2 Powerdown Modes

The SN65LVDS302 Receiver has two powerdown modes to facilitate efficient power management.

#### 8.4.2.1 Shutdown Mode

A low input signal on the RXEN pin puts the SN65LVDS302 into Shutdown mode. This turns off most of the receiver circuitry including the SubLVDS receivers, PLL, and deserializers. The subLVDS differential-input resistance remains 100  $\Omega$ , while any input signal is ignored. All outputs hold a static output pattern:

R[0:7] = G[0:7] = B[0:7] = VS = HS = high; DE = PCLK = low.

The current draw in Shutdown mode is nearly zero if the SubLVDS inputs are left open or pulled high.

### 8.4.2.2 Standby Mode

The SN65LVDS302 enters the Standby mode when the SN65LVDS302 is not in Shutdown mode but the SubLVDS clock-input common-mode voltage is above 0.9 ×  $V_{DDLVDS}$ . The CLK input incorporates a pull-up circuit to shift the SubLVDS clock-input common-mode voltage to  $V_{DDLVDS}$  in the absence of an input signal. All circuitry except the SubLVDS clock-input Standby monitor is shut down. The SN65LVDS302 also enters Standby mode when the input clock frequency on the CLK input is less than 500 kHz. The SubLVDS input resistance remains 100  $\Omega$  while any input signal on the data inputs D0, D1, and D2 becomes ignored. All outputs holds a static output pattern:

R[0:7] = G[0:7] = B[0:7] = VS = HS = high; DE = PCLK = low.



The current drawn in Standby mode is very low.

### 8.4.3 Active Modes

A high input signal on RXEN combined with a CLK input signal switching faster than 3 MHz and  $V_{ICM}$  smaller than 1.3 V forces the SN65LVDS302 into Active mode. Current consumption in active mode depends on operating frequency and the number of data transitions in the data payload. CLK-input frequencies from 3 MHz to 4 MHz activates the device but proper PLL functionality is not secured. The SN65LVDS302 must not be operated in active mode at CLK frequencies below 4 MHz.

### 8.4.3.1 Acquire Mode (PLL Approaches Lock)

When the SN65LVDS302 is enabled and a SubLVDS clock input present, the PLL pursues lock to the input clock. While the PLL pursues lock the output data bus holds a static output pattern:

$$R[0:7] = G[0:7] = B[0:7] = VS = HS = high; DE = PCLK = low.$$

For proper device operation, the pixel clock frequency must fall within the valid  $f_{PCLK}$  range specified under recommended operating conditions. If the pixel clock frequency is larger than 3 MHz but smaller than  $f_{PCLK(min)}$ , the SN65LVDS302 PLL is enabled. Under such conditions, it is possible for the PLL to lock temporarily to the pixel clock, causing the PLL monitor to release the device into active receive mode. If this happens, the PLL may or may not be properly locked to the pixel clock input, potentially causing data errors, frequency oscillation, and PLL deadlock (loss of VCO oscillation).

### 8.4.3.2 Receive Mode

After the PLL achieves lock the device enters the normal receive mode. The output data bus presents the deserialized data. The PCLK output pin outputs the recovered pixel clock.

### 8.4.4 Status Detect and Operating Modes Flow

The SN65LVDS302 switches between the power saving and active modes in the following way:



Figure 8-7. Operating Modes and State Machine Diagram



#### Table 8-2. Status Detect and Operating Modes Descriptions

| MODE             | CHARACTERISTICS                                                                                                                                                                      | CONDITIONS                                                                                                                                   |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Shutdown<br>Mode | Least amount of power consumption (most circuitry turned off);<br>All outputs held static:<br>R[0:7] = G[0:7] = B[0:7] = VS = HS = high DE = PCLK = low;                             | RXEN is set low for longer than 10 $\mu$ s <sup>(1)</sup> (2)                                                                                |
| Standby<br>Mode  | Low power consumption (Standby monitor circuit active;<br>PLL is shutdown to conserve power); All outputs held static:<br>R[0:7] = G[0:7] = B[0:7] = VS = HS = high DE = PCLK = low; | RXEN is high for longer than 10 $\mu s,$ and both CLK input common-mode $V_{ICM(CLK)}$ above 0.9 × $V_{DDLVDS},$ or CLK input floating^{(2)} |
| Acquire<br>Mode  | PLL pursues lock; All outputs held static:<br>R[0:7] = G[0:7] = B[0:7] = VS = HS = high DE = PCLK = low;                                                                             | RXEN is high; CLK input monitor detected clock input common mode and woke up receiver out of Standby mode                                    |
| Receive<br>Mode  | Data transfer (normal operation);<br>receiver deserializes data and provides data on parallel output                                                                                 | RXEN is high and PLL is locked to incoming clock                                                                                             |

(1) In Shutdown Mode, all SN65LVDS302 internal switching circuits (for example: PLL, serializer, etc.) are turned off to minimize power consumption. The input stage of any input pin remains active.

(2) Leaving CMOS control inputs unconnected can cause random noise to toggle the input stage and potentially harm the device. All CMOS inputs must be tied to a valid logic level V<sub>IL</sub> or V<sub>IH</sub> during Shutdown or Standby Mode. Exceptions are the subLVDS inputs CLK and Dx, which can be left unconnected while not in use.

| MODE TRANSITION                            | USE CASE                                                                                                                                                                                              | TRANSITION SPECIFICS                                                                                                                     |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
|                                            | Drive RXEN high to enable receiver                                                                                                                                                                    | 1. RXEN high > 10 μs                                                                                                                     |
| Chutdaum Ctaralbu                          |                                                                                                                                                                                                       | 2. Receiver enters standby mode                                                                                                          |
|                                            |                                                                                                                                                                                                       | a. R[0:7] = G[0:7] = B[0:7] = VS = HS remain high and DE = PCLK low                                                                      |
|                                            |                                                                                                                                                                                                       | b. Receiver activates clock input monitor                                                                                                |
|                                            |                                                                                                                                                                                                       | 1. CLK input monitor detects clock input activity                                                                                        |
| Standby $\rightarrow$ Acquire              | Transmitter activity detected                                                                                                                                                                         | 2. Outputs remain static                                                                                                                 |
|                                            |                                                                                                                                                                                                       | 3. PLL circuit is enabled                                                                                                                |
|                                            |                                                                                                                                                                                                       | 1. PLL is active and approaches lock                                                                                                     |
|                                            | Link is ready to receive data                                                                                                                                                                         | 2. PLL achieves lock within t <sub>wakeup</sub>                                                                                          |
| Acquire → Receive                          |                                                                                                                                                                                                       | 3. D1, D2, or D3 become active depending on LS0 and LS1 selection                                                                        |
|                                            |                                                                                                                                                                                                       | 4. First Data word was recovered                                                                                                         |
|                                            |                                                                                                                                                                                                       | 5. Parallel output bus turns on switching from static output pattern to output first valid data word                                     |
|                                            | Transmitter requested to enter Standby<br>mode by input common mode voltage V<br>$_{\rm ICM}$ > 0.9 V <sub>DDLVDS</sub> as when transmitter<br>output clock stops or enters high-<br>impedance state. | 1. Receiver disables outputs within t <sub>sleep</sub>                                                                                   |
|                                            |                                                                                                                                                                                                       | 2. RX Input monitor detects $V_{ICM}$ > 0.9 VDD <sub>LVDS</sub> within t <sub>sleep</sub>                                                |
| Receive $\rightarrow$ Standby              |                                                                                                                                                                                                       | 3. R[0:7] = G[0:7] = B[0:7] = VS = HS transition to high and DE = PCLK to low on next falling PLL clock edge                             |
|                                            |                                                                                                                                                                                                       | 4. PLL shuts down. Clock activity input monitor remains active                                                                           |
|                                            |                                                                                                                                                                                                       | 1. RXEN pulled low for > t <sub>pwrdn</sub>                                                                                              |
| Receive and Standby $\rightarrow$ Shutdown | Turn off Receiver                                                                                                                                                                                     | 2. $R[0:7] = G[0:7] = B[0:7] = VS = HS$ remain static high or transition to static high and DE = PCLK remain or transition to static low |
|                                            |                                                                                                                                                                                                       | 3. Most IC circuitry is shut down for least power consumption                                                                            |

#### Table 8-3. Operating Mode Transitions



## **9** Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **9.1 Application Information**

#### 9.1.1 Application Information

General application guidelines and hints for LVDS drivers and receivers may be found in the LVDS application notes and design guides.

#### 9.1.2 Preventing Increased Leakage Currents in Control Inputs

A floating (left open) CMOS input allows leakage currents to flow from  $V_{DD}$  to GND. Do not leave any CMOS input unconnected or floating. Every input must be connected to a valid logic level  $V_{IH}$  or  $V_{OL}$  while power is supplied to  $V_{DD}$ . This also minimizes the power consumption of standby and power down mode.

#### 9.1.3 Calculation Example: HVGA Display

The following calculation shows an example for a Half-VGA display with the following parameters:



#### Figure 9-1. HVGA Display

Calculation of the total number of pixel and blanking overhead:

| Visible Area Pixel Count: | 480 × 320 = 153600 pixel                                   |
|---------------------------|------------------------------------------------------------|
| Total Frame Pixel Count:  | ( 480 + 20 + 5 + 3 ) × ( 320 + 10 + 5 + 3 ) = 171704 pixel |
| Blanking Overhead:        | ( 171704 – 153600 ) ÷ 153600 = 11.8%                       |

The application requires the following serial-link parameters:

| Pixel Clk Frequency: | 171704 × 58.4 Hz = 10 MHz                          |
|----------------------|----------------------------------------------------|
| Carial Data Data     | 1-channel mode: 10 MHz × 30 bit/channel = 300 Mbps |
| Serial Data Rate:    | 2-channel mode: 10 MHz × 15 bit/channel = 150 Mbps |



#### 9.1.4 How to Determine Interconnect Skew and Jitter Budget

Designing a reliable data link requires examining the interconnect skew and jitter budget. The sum of all transmitter, PCB, connector, FPC, and receiver uncertainties must be smaller than the available serial bit time. The highest pixel clock frequency defines the available serial bit time. The transmitter timing uncertainty is defined by  $t_{PPOS}$  in the transmitter data sheet. For a bit-error-rate target of  $\leq 10^{-12}$ , the measurement duration for  $t_{PPOS}$  is  $\geq 10^{12}$ . The SN65LVDS302 receiver can tolerate a maximum timing uncertainty defined by  $t_{RSKM}$ . The interconnect budget is calculated by Equation 1.



Figure 9-2. Jitter Budget



#### 9.1.5 F/S Pin Setting and Connecting the SN65LVDS302 to an LCD Driver

Note

**Receiver PLL tracking:** To maximize the design margin for the interconnect, good RX PLL tracking of the TX PLL is important. FlatLink3G requires the RX PLL to have a bandwidth higher than the bandwidth of the TX PLL. The SN65LVDS302 PLL design is optimized to track the SN65LVDS0301 PLL particularly well, thus providing a very large receiver skew margin. A FlatLink3G-compliant link must provide at least ±225 ppm of receiver skew margin for the interconnect.

It is important to understand the tradeoff between power consumption, EMI, and maximum speed when selecting the F/S signal. It is beneficial to choose the slowest rise time possible to minimize EMI and power consumption. Unfortunately a slower rise time also reduces the timing margin left for the LCD driver. Hence it is necessary to calculate the timing margin to select the correct F/S pin setting.

The output rise time depends on the output driver strength and the output load. An LCD driver typical capacitive load is assumed with approximately 10 pF. As the capacitive load increases, the rise time also increases. Rise time of the SN65LVDS302 is measured as the time duration it takes the output voltage to rise from 20% of  $V_{DD}$  and 80% of  $V_{DD}$  and fall time is defined as the time for the output voltage to transition from 80% of  $V_{DD}$  down to 20%.

Within one mode of operation and one F/S pin setting, the rise time of the output stage is fixed and does not adjust to the pixel frequency. Due to the short bit time at very fast pixel clock speeds and the real capacitive load of the display driver, the output amplitude might not reach  $V_{DD}$  and GND saturation fully. To ensure sufficient signal swing and verify the design margin, it becomes necessary to determine that the output amplitude under any circumstance reaches the display driver's input stage logic threshold (usually 30% and 70% of  $V_{DD}$ ).

Figure 9-3 shows a worst-case rise time simulation assuming a LCD driver load of 16 pF at VGA display resolution. PCLK is the fastest switching output. With F/S set to GND (Figure 9-4), the PCLK output voltage amplitude is significantly reduced. The voltage amplitude of the output data RGB[7:0], VS, HS, and DE shows less amplitude attenuation because these outputs carry random data pattern and toggle equal or less than half of the PCLK frequency. It is necessary to determine the timing margin between the LVDS302 output and LCD driver input.





#### 9.1.6 How to Determine the LCD Driver Timing Margin

To determine the timing margin, it is necessary to specify the frequency of operation, identify the set-up and hold time of the LCD driver, and specify the output load of the SN65LVDS302 as a combination of the LCD driver input parasitics plus any capacitance caused by the connecting PCB trace. Furthermore, the setting of pin F/S and the SN65LVDS302 output skew impact the margin. The total remaining design margin calculates as following:

$$t_{DM} = \frac{1}{2 \times f_{PCLK}} - t_{DUTP(max\_error)} - \frac{t_{rise(max)} \times C_{LOAD}}{10 \text{ pF}} - |t_{OSK}|$$
(3)

where

- t<sub>DM</sub> is the design margin
- f<sub>PCLK</sub> is the pixel clock frequency
- t<sub>DUTP(max error)</sub> is the maximum duty cycle error
- t<sub>rise(max)</sub> is the maximum rise or fall time; see t<sub>R/F</sub> under switching characteristics
- C<sub>L</sub> is the parasitic capacitance (sum of LCD driver input parasitics + connecting PCB trace)
- t<sub>skew</sub> is the clock to data output skew SN65LVDS302

Example:

At a pixel clock frequeny of 5.5 MHz (QVGA), and an assumed LCD driver load of 15 pF, the remaining timing margin is:

$$t_{DUTP(max\_error)} = \frac{\left|t_{DUTP}(max) - 50\right|}{100\%} \times t_{PCLK} = \frac{5\%}{100\%} \times \frac{1}{5.5 \text{ MHz}} = 9.1 \text{ ns}$$
(4)  
$$t_{DM} = \frac{1}{2 \times 5.5 \text{ MHz}} - 9 \text{ ns} - \frac{16 \text{ ns}_{(F/S=GND)} \times 15 \text{ pF}}{10 \text{ pF}} - 500 \text{ ps} = 57.3 \text{ ns}$$
(5)

As long as the set-up and hold time of the LCD driver are each less than 57 ns, the timing budget is met sufficiently.

#### 9.1.7 Typical Application Frequencies

The SN65LVDS302 supports pixel clock frequencies from 4 MHz to 65 MHz over 1, 2, or 3 data lanes. Table 9-1 provides a few typical display resolution examples and shows the number of data lanes necessary to connect the SN65LVDS302 with the display. The blanking overhead is assumed to be 20%. Often, blanking overhead is smaller, resulting in a lower data rate. Furthermore, the examples in the table assumes a display frame refresh rate of 60 Hz. The actual refresh rate may differ depending on the application-processor clock implementation.

| Table 9-1. Typical Application Data Rates and Serial Lane Usage |
|-----------------------------------------------------------------|
|-----------------------------------------------------------------|

| DISPLAY SCREEN  | VISIBLE PIXEL | BLANKING | DISPLAY REFRESH<br>RATE | PIXEL CLOCK<br>FREQUENCY [MHz] | SERIAL DATA RATE PER LANE |          |          |
|-----------------|---------------|----------|-------------------------|--------------------------------|---------------------------|----------|----------|
| RESOLUTION      | COUNT         | OVERHEAD |                         |                                | 1-ChM                     | 2-ChM    | 3-ChM    |
| 176x220 (QCIF+) | 38,720        | 20%      | 90 Hz                   | 4.2 MHz                        | 125 Mbps                  |          |          |
| 240x320 (QVGA)  | 76,800        | 20%      | 60 Hz                   | 5.5 MHz                        | 166 Mbps                  |          |          |
| 640x200         | 128,000       | 20%      | 60 Hz                   | 9.2 MHz                        | 276 Mbps                  | 138 Mbps |          |
| 352x416 (CIF+)  | 146,432       | 20%      | 60 Hz                   | 10.5 MHz                       | 316 Mbps                  | 158 Mbps |          |
| 352x440         | 154,880       | 20%      | 60 Hz                   | 11.2 MHz                       | 335 Mbps                  | 167 Mbps |          |
| 320x480 (HVGA)  | 153,600       | 20%      | 60 Hz                   | 11.1 MHz                       | 332 Mbps                  | 166 Mbps |          |
| 800x250         | 200,000       | 20%      | 60 Hz                   | 14.4 MHz                       | 432 Mbps                  | 216 Mbps |          |
| 640x320         | 204,800       | 20%      | 60 Hz                   | 14.7 MHz                       | 442 Mbps                  | 221 Mbps |          |
| 640x480 (VGA)   | 307,200       | 20%      | 60 Hz                   | 22.1 MHz                       |                           | 332 Mbps | 221 Mbps |
| 1024x320        | 327,680       | 20%      | 60 Hz                   | 23.6 MHz                       |                           | 354 Mbps | 236 Mbps |
| 854x480 (WVGA)  | 409,920       | 20%      | 60 Hz                   | 29.5 MHz                       |                           | 443 Mbps | 295 Mbps |
|                 |               |          |                         |                                |                           |          |          |

Copyright © 2020 Texas Instruments Incorporated



| DISPLAY SCREEN | VISIBLE PIXEL | BLANKING | DISPLAY REFRESH | PIXEL CLOCK     | SERIAL | DATA RATE PE | RLANE    |
|----------------|---------------|----------|-----------------|-----------------|--------|--------------|----------|
| RESOLUTION     | COUNT         | OVERHEAD | RATE            | FREQUENCY [MHz] | 1-ChM  | 2-ChM        | 3-ChM    |
| 800x600 (SVGA) | 480,000       | 20%      | 60 Hz           | 34.6 MHz        |        |              | 346 Mbps |
| 1024x768 (XGA) | 786,432       | 20%      | 60 Hz           | 56.6 MHz        |        |              | 566 Mbps |

#### Table 9-1. Typical Application Data Rates and Serial Lane Usage (continued)

# 9.2 Typical Applications

## 9.2.1 VGA Application

Figure 9-5 shows a possible implementation of a standard 640x480 VGA display. The LVDS301 interfaces to the SN65LVDS302, which is the corresponding receiver device to deserialize the data and drive the display driver. The pixel clock rate of 22 MHz assumes approximately 10% blanking overhead and 60 Hz display refresh rate. The application assumes 24-bit color resolution. Also shown is how the application processor provides a powerdown (reset) signal for both serializer and the display driver. The signal count over the Flexible Printed Circuit board (FPC) could be further decreased by using the standby option on the SN65LVDS302 and pulling RXEN high with a 30 k $\Omega$  resistor to V<sub>DD</sub>.



## Figure 9-5. Typical VGA Display Application

### 9.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 9-2 as the input parameters.

| Table 9-2. Design Parameters                                           |                  |  |  |  |  |
|------------------------------------------------------------------------|------------------|--|--|--|--|
| DESIGN PARAMETER                                                       | EXAMPLE VALUE    |  |  |  |  |
| Operating free-air temperature range                                   | –40°C to 85°C    |  |  |  |  |
| Supply voltages, $V_{DD}$ , $V_{DDLVDS}$ , $V_{DDPLLA}$ , $V_{DDPLLD}$ | 1.65 V to 1.95 V |  |  |  |  |
| Magnitude of differential input voltage, $V_{\text{ID}}$               | 70 mV to 200 mV  |  |  |  |  |
| Input voltage common mode range, $V_{ICM}$                             | 0.6 V to 1.2 V   |  |  |  |  |
| Receiver input skew. 2-channel mode                                    | < 630 ps         |  |  |  |  |

Table 9-2. Design Parameters





#### 9.2.1.2 Detailed Design Procedure

Configuration and Connection:

- Include a power supply capable of providing the power requirements of the whole system.
- Configure the Application Processor to transmit the RGB data at 22 MHz.
- Configure the transmitter and the SN65LVDS302 to work using two channels.
- Connect the SN65LVDS302 to the LCD display following the same color mapping. See Section 8.3.1 for more information.

#### 9.2.1.2.1 Power-Up and Power-Down Sequences

The SN65LVDS302 does not require a specific power up sequence for the voltage lines. However, TI recommends using the power-up and power-down sequences detailed below.

Power-up sequence (SN65LVDS301 RXEN input initially low):

- 1. Ramp up LCD power and SN65LVDS302 (approximately 0.5 ms to 10 ms) but keep the backlight turned off.
- 2. Wait for an additional 0 ms to 200 ms to ensure display noise does not occur.
- 3. Enable video source output; start sending black video data.
- 4. Toggle SN65LVDS301 TXEN =  $V_{IH}$ .
- 5. Toggle SN65LVDS302 RXEN =  $V_{IH}$ .
- 6. Send at least 1 ms of black video data. This allows the SN65LVDS301 to be phase locked, and the display to show black data first.
- 7. Start sending true image data.
- 8. Enable backlight.

Power-down sequence (SN65LVDS301 RXEN input initially high):

- 1. Disable LCD backlight and wait for the minimum time specified in the LCD datasheet for the backlight to go low.
- 2. Switch the video source output from active video data to black image data (all visible pixels turn black) for at least 2 frame times.
- 3. Set SN65LVDS301 TXEN = GND and wait for 250 ns.
- 4. Set SN65LVDS302 RXEN = GND and wait for 250 ns.
- 5. Disable the video output of the video source.
- 6. Remove power from the LCD panel for lowest system power.

#### 9.2.1.3 Application Curves







#### 9.2.2 Dual LCD-Display Application

The example in Figure 9-9 shows a possible application setup driving two video-mode displays from one application processor. The data rate of 330 Mbps at a pixel clock rate of 5.5 MHz corresponds to a 320x240 QVGA resolution at 60 Hz refresh rate and 10% blanking overhead.



Figure 9-9. Example Dual-QVGA Display Application

#### 9.2.2.1 Design Requirements

For this design example, use the parameters listed in Table 9-3 as the input parameters.

|                                                                                                    | gir i arameters  |
|----------------------------------------------------------------------------------------------------|------------------|
| DESIGN PARAMETER                                                                                   | EXAMPLE VALUE    |
| Operating free-air temperature range                                                               | –40°C to 85°C    |
| Supply voltages, V <sub>DD</sub> , V <sub>DDLVDS</sub> , V <sub>DDPLLA</sub> , V <sub>DDPLLD</sub> | 1.65 V to 1.95 V |
| Magnitude of differential input voltage, $V_{\text{ID}}$                                           | 70 mV to 200 mV  |
| Input voltage common mode range, $V_{\text{ICM}}$                                                  | 0.6 V to 1.2 V   |
| Receiver input skew, 1-channel mode                                                                | < 630 ps         |

### Table 9-3. Design Parameters



#### 9.2.2.2 Application Curve



Figure 9-10. QVGA Output Waveform

### **10 Power Supply Recommendations**

To minimize the power supply noise floor, provide good decoupling near the SN65LVDS302 power pins. TI recommends placing one 0.01-µF ceramic capacitor at each power pin, and two 0.1-µF ceramic capacitors on each power node. The distance between the SN65LVDS302 and capacitors must be minimized to reduce loop inductance and provide optimal noise filtering. Placing the capacitor underneath the SN65LVDS302 on the bottom of the PCB is often a good choice. A 100-pF ceramic capacitor can be put at each power pin to optimize the EMI performance.



## 11 Layout

### 11.1 Layout Guidelines

Use chamfered corners (45° bends) instead of right-angle (90°) bends. Right-angle bends increase the effective trace width, which changes the differential trace impedance creating large discontinuities. A 45° bend is seen as a smaller discontinuity.

When routing traces next to a via or between an array of vias, make sure that the via clearance section does not interrupt the path of the return current on the ground plane below.

Avoid metal layers and traces underneath or between the pads of the LVDS connectors for better impedance matching. Otherwise they cause the differential impedance to drop below 75  $\Omega$  and fail the board during TDR testing.

Use solid power and ground planes for 100  $\Omega$  impedance control and minimum power noise.

For a multilayer PCB, TI recommends keeping one common GND layer underneath the device and connect all ground terminals directly to this plane. For 100  $\Omega$  differential impedance, use the smallest trace spacing possible, which is usually specified by the PCB vendor.

Keep the trace length as short as possible to minimize attenuation.

Place bulk capacitors (10  $\mu$ F) close to power sources, such as voltage regulators or where the power is supplied to the PCB.



## **12 Device and Documentation Support**

## **12.1 Community Resource**

#### 12.2 Trademarks

FlatLink<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.



## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN65LVDS302ZXH   | ACTIVE        | NFBGA        | ZXH                | 80   | 576            | RoHS & Green    | SNAGCU                               | Level-3-260C-168 HR  | -40 to 85    | LVDS302                 | Samples |
| SN65LVDS302ZXHR  | ACTIVE        | NFBGA        | ZXH                | 80   | 2500           | RoHS & Green    | SNAGCU                               | Level-3-260C-168 HR  | -40 to 85    | LVDS302                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

26-May-2021



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |       |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|-------|------------|------------|------------|-----------|------------------|
| Device                      | 0     | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | · · / | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65LVDS302ZXHR             | NFBGA | ZXH                | 80 | 2500 | 330.0                    | 12.4                     | 5.3   | 5.3        | 1.5        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Jun-2023



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVDS302ZXHR | NFBGA        | ZXH             | 80   | 2500 | 336.6       | 336.6      | 31.8        |

## Texas Instruments

www.ti.com

### TRAY



12-Jun-2023



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device         | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| SN65LVDS302ZXH | ZXH             | NFBGA           | 80   | 576 | 16 x 36              | 150                        | 315    | 135.9     | 7620       | 8.5        | 8.75       | 8.7        |

# **ZXH0080A**



# PACKAGE OUTLINE

## NFBGA - 1 mm max height

BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis is for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This is a Pb-free solder ball design.



# **ZXH0080A**

# **EXAMPLE BOARD LAYOUT**

### NFBGA - 1 mm max height

BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SBVA017 (www.ti.com/lit/sbva017).



# **ZXH0080A**

# **EXAMPLE STENCIL DESIGN**

## NFBGA - 1 mm max height

BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated