# Hex 3-State Noninverting Buffer with Separate 2-Bit and 4-Bit Sections

# **High-Performance Silicon-Gate CMOS**

The MC74HC367A is identical in pinout to the LS367. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device is arranged into 2-bit and 4-bit sections, each having its own active-low Output Enable. When either of the enables is high, the affected buffer outputs are placed into high-impedance states. The HC367A has noninverting outputs.

#### **Features**

• Output Drive Capability: 15 LSTTL Loads

• Outputs Directly Interface to CMOS, NMOS, and TTL

• Operating Voltage Range: 2 to 6 V

• Low Input Current: 1 μA

• High Noise Immunity Characteristic of CMOS Devices

• These are Pb-Free Devices



Figure 1. Logic Diagram



## ON Semiconductor®

http://onsemi.com



A = Assembly Location

WL, L = Wafer Lot
YY, Y = Year
WW, W = Work Week
G or = Pb-Free Package

(Note: Microdot may be in either location)

# **PIN ASSIGNMENT**

|                 |     |    | •                  |
|-----------------|-----|----|--------------------|
| OUTPUT ENABLE 1 | 1 ● | 16 | ] V <sub>CC</sub>  |
| A0 [            | 2   | 15 | OUTPUT<br>ENABLE 2 |
| Y0 [            | 3   | 14 | ] A5               |
| A1 [            | 4   | 13 | ] Y5               |
| Y1 [            | 5   | 12 | ] A4               |
| A2 [            | 6   | 11 | ] Y4               |
| Y2 [            | 7   | 10 | ] A3               |
| GND [           | 8   | 9  | ] Y3               |
|                 |     |    |                    |

#### **FUNCTION TABLE**

| Inpu                  | Inputs |   |  |  |
|-----------------------|--------|---|--|--|
| Enable 1,<br>Enable 2 | Α      | Υ |  |  |
| L                     | L      | L |  |  |
| L                     | Н      | Н |  |  |
| Н                     | X      | Z |  |  |

X = don't care Z = high impedance

### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                      |                               | Value                    | Unit |
|------------------|------------------------------------------------|-------------------------------|--------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GN            | ND)                           | -0.5 to +7.0             | ٧    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND            | ))                            | $-0.5$ to $V_{CC} + 0.5$ | ٧    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GN            | -0.5 to V <sub>CC</sub> + 0.5 | V                        |      |
| I <sub>in</sub>  | DC Input Current, per Pin                      | ±20                           | mA                       |      |
| I <sub>out</sub> | DC Output Current, per Pin                     |                               | ±25                      | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pin | ıs                            | ±50                      | mA   |
| P <sub>D</sub>   |                                                | SOIC Package<br>SSOP Package  | 500<br>450               | mW   |
| T <sub>stg</sub> | Storage Temperature                            |                               | -65 to + 150             | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{\rm CC}$ ). Unused outputs must be left open.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                                                       | Min            | Max              | Unit                      |    |
|------------------------------------|---------------------------------------------------------------------------------|----------------|------------------|---------------------------|----|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                                           | 2.0            | 6.0              | V                         |    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND)                            |                |                  | $V_{CC}$                  | ٧  |
| T <sub>A</sub>                     | Operating Temperature, All Package Types                                        |                |                  | +125                      | °C |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time $V_{CC}$ = (Figure 2) $V_{CC}$ = $V_{CC}$ = $V_{CC}$ = | 3.0 V<br>4.5 V | 0<br>0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns |

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                                     |                          | Gu                           | aranteed Li                  | mit                          |      |  |
|-----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------|--|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                     | V <sub>CC</sub><br>V     | – 55 to<br>25°C              | ≤ <b>85</b> °C               | ≤ 125°C                      | Unit |  |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage               | $V_{out} = V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                                | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2    | 1.5<br>2.1<br>3.15<br>4.2    | 1.5<br>2.1<br>3.15<br>4.2    | V    |  |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                | $V_{out} = 0.1 \text{ V}$ $ I_{out}  \le 20 \mu\text{A}$                                                                                            | 2.0<br>3.0<br>4.5<br>6.0 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | V    |  |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $V_{in} = V_{IH}$<br>$ I_{out}  \le 20 \mu A$                                                                                                       | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9            | 1.9<br>4.4<br>5.9            | 1.9<br>4.4<br>5.9            | V    |  |
|                 |                                                   | $\begin{aligned} V_{in} = V_{IH} &  I_{out}  \leq 3.6 \text{ mA} \\  I_{out}  \leq 6.0 \text{ mA} \\  I_{out}  \leq 7.8 \text{ mA} \end{aligned}$   | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48         | 2.34<br>3.84<br>5.34         | 2.20<br>3.70<br>5.20         |      |  |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $V_{in} = V_{IL}$<br>$ I_{out}  \le 20 \mu A$                                                                                                       | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1            | 0.1<br>0.1<br>0.1            | 0.1<br>0.1<br>0.1            | V    |  |
|                 |                                                   | $ \begin{aligned} V_{in} = V_{IL} &  I_{out}  \leq 3.6 \text{ mA} \\  I_{out}  \leq 6.0 \text{ mA} \\  I_{out}  \leq 7.8 \text{ mA} \end{aligned} $ | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26         | 0.33<br>0.33<br>0.33         | 0.40<br>0.40<br>0.40         |      |  |
| l <sub>in</sub> | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                            | 6.0                      | ± 0.1                        | ± 1.0                        | ± 1.0                        | μΑ   |  |
| l <sub>OZ</sub> | Maximum Three-State<br>Leakage Current            | Output in High-Impedance State $V_{in} = V_{IL} \text{ or } V_{IH}$ $V_{out} = V_{CC} \text{ or GND}$                                               | 6.0                      | ± 0.5                        | ± 5.0                        | ± 10                         | μΑ   |  |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                                                                                        | 6.0                      | 4                            | 40                           | 160                          | μΑ   |  |

# AC ELECTRICAL CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6 ns)

|                                        |                                                                         |                          | Gu                    |                        |                        |      |
|----------------------------------------|-------------------------------------------------------------------------|--------------------------|-----------------------|------------------------|------------------------|------|
| Symbol                                 | Parameter                                                               | V <sub>CC</sub>          | – 55 to<br>25°C       | ≤ <b>85</b> °C         | ≤ 125°C                | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input A to Output Y (Figures 2 and 4)        | 2.0<br>3.0<br>4.5<br>6.0 | 120<br>60<br>24<br>20 | 150<br>75<br>30<br>26  | 180<br>90<br>36<br>31  | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Output Y (Figures 3 and 5)  | 2.0<br>3.0<br>4.5<br>6.0 | 175<br>90<br>35<br>30 | 220<br>110<br>44<br>37 | 265<br>135<br>53<br>45 | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Output Y (Figures 3 and 5)  | 2.0<br>3.0<br>4.5<br>6.0 | 190<br>95<br>38<br>32 | 240<br>120<br>48<br>21 | 285<br>150<br>57<br>48 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 2 and 4)            | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>22<br>12<br>10  | 75<br>28<br>15<br>13   | 90<br>34<br>18<br>15   | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                               | -                        | 10                    | 10                     | 10                     | pF   |
| C <sub>out</sub>                       | Maximum Three-State Output Capacitance (Output in High-Impedance State) | -                        | 15                    | 15                     | 15                     | pF   |

|          |                                            | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|--------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Buffer) | 60                                      | pF |

# **SWITCHING WAVEFORMS**



# **TEST CIRCUITS**





\*Includes all probe and jig capacitance

Figure 4.

Figure 5.



Figure 6. Logic Detail

# **ORDERING INFORMATION**

| Device          | Package               | Shipping <sup>†</sup> |
|-----------------|-----------------------|-----------------------|
| MC74HC367ADG    | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74HC367ADR2G  | SOIC-16<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74HC367ADTG   | TSSOP-16<br>(Pb-Free) | 96 Units / Tube       |
| MC74HC367ADTR2G | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>Includes all probe and jig capacitance

# **MECHANICAL CASE OUTLINE**



**DATE 29 DEC 2006** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- PHOI HUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION

  SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D

  DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| C   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| 7   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |
| Р   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

| STYLE 1:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR EMITTER COLLECTOR COLLECTOR COLLECTOR | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | CATHODE NO CONNECTION ANODE CATHODE CATHODE ANODE NO CONNECTION CATHODE CATHODE NO CONNECTION                         | STYLE 3: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. 15. 16. | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #3 BASE, #3 EMITTER, #3 COLLECTOR, #3 COLLECTOR, #4 BASE, #4 EMITTER, #4 COLLECTOR, #4                                                                                         | STYLE 4:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13. | COLLECTOR, DYE COLLECTOR, #1 COLLECTOR, #2 COLLECTOR, #3 COLLECTOR, #3 COLLECTOR, #4 COLLECTOR, #4 EMITTER, #4 BASE, #3 EMITTER, #3 BASE, #2 EMITTER, #2 BASE, #1 EMITTER, #1 | SOLDERING FOOTPRINT  SX 6.40  6.40 |            |
|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------|
| STYLE 5:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | DRAIN, DYE #1 DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #2 SOURCE, #3 GATE, #2 SOURCE, #1 SOURCE, #1              | 3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.              | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | STYLE 7: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. 15.     | SOURCE N-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT SOURCE N-CH |                                                                                                | 16<br>0.£                                                                                                                                                                     | 16X 1.12                           | 1.27 PITCH |

| DOCUMENT NUMBER: 98ASB42566B Electronic versions are uncontrolled except when accessed directly from the D Printed versions are uncontrolled except when stamped "CONTROLLED COPY |         |  |             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|-------------|
| DESCRIPTION:                                                                                                                                                                      | SOIC-16 |  | PAGE 1 OF 1 |

ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

☐ 0.10 (0.004)

D

-T- SEATING PLANE



TSSOP-16 CASE 948F-01 ISSUE B

**DATE 19 OCT 2006** 



#### NOTES

- JIES:
  DIMENSIONING AND TOLERANCING PER
  ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD
  FLASH. PROTRUSIONS OR GATE BURRS.
  MOLD EL ROLL OF GATE BURDS SUAL NO.
- MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
- 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |  |
|-----|-------------|------|-----------|-------|--|
| DIM | MIN         | MAX  | MIN       | MAX   |  |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |  |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |  |
| C   |             | 1.20 |           | 0.047 |  |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |  |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |  |
| G   | 0.65        | BSC  | 0.026 BSC |       |  |
| H   | 0.18        | 0.28 | 0.007     | 0.011 |  |
| 7   | 0.09        | 0.20 | 0.004     | 0.008 |  |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |  |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |  |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |  |
| Ы   | 6.40        |      | 0.252 BSC |       |  |
| М   | 0 °         | 8°   | 0 °       | 8 °   |  |

### **SOLDERING FOOTPRINT**

G



# **GENERIC MARKING DIAGRAM\***

168888888 XXXX XXXX **ALYW** 1<del>88888888</del>

XXXX = Specific Device Code Α = Assembly Location

= Wafer Lot L Υ = Year W = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSSOP-16    |                                                                                                                                                                                     | PAGE 1 OF 1 |

**DETAIL E** 

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales