# **Hex Gate**

The MC14572UB hex functional gate is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. These complementary MOS logic gates find primary use where low power dissipation and/or high noise immunity is desired. The chip contains four inverters, one NOR gate and one NAND gate.

### Features

- Diode Protection on All Inputs
- Single Supply Operation
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- NOR Input Pin Adjacent to VSS Pin to Simplify Use As An Inverter
- NAND Input Pin Adjacent to V<sub>DD</sub> Pin to Simplify Use As An Inverter
- NOR Output Pin Adjacent to Inverter Input Pin For OR Application
- NAND Output Pin Adjacent to Inverter Input Pin For AND Application
- Capable of Driving Two Low–Power TTL Loads or One Low–Power Schottky TTL Load over the Rated Temperature Range
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable\*
- This Device is Pb-Free and is RoHS Compliant

### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>)

| Parameter                                          | Symbol                             | Value                            | Unit |
|----------------------------------------------------|------------------------------------|----------------------------------|------|
| DC Supply Voltage Range                            | V <sub>DD</sub>                    | -0.5 to +18.0                    | V    |
| Input or Output Voltage Range<br>(DC or Transient) | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>DD</sub><br>+ 0.5 | V    |
| Input or Output Current (DC or Transient) per Pin  | I <sub>in</sub> , I <sub>out</sub> | ±10                              | mA   |
| Power Dissipation, per Package (Note 1)            | PD                                 | 500                              | mW   |
| Ambient Temperature Range                          | T <sub>A</sub>                     | -55 to +125                      | °C   |
| Storage Temperature Range                          | T <sub>stg</sub>                   | -65 to +150                      | °C   |
| Lead Temperature (8–Second Soldering)              | TL                                 | 260                              | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Temperature Derating: "D/DW" Package: –7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range V<sub>SS</sub>  $\leq$  (V<sub>in</sub> or V<sub>out</sub>)  $\leq$  V<sub>DD</sub>.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{\rm SS}$  or  $V_{\rm DD}$ ). Unused outputs must be left open.



## **ON Semiconductor®**

http://onsemi.com



### **PIN ASSIGNMENT**

|                   |   |    |    | _                   |
|-------------------|---|----|----|---------------------|
| $OUT_A$           | þ | 1• | 16 | VDD                 |
| $IN_A$            | þ | 2  | 15 | ] IN 2 <sub>F</sub> |
| $OUT_B$           | þ | 3  | 14 | ] IN 1 <sub>F</sub> |
| $IN_B$            | þ | 4  | 13 |                     |
| $OUT_C$           | þ | 5  | 12 | I IN <sub>E</sub>   |
| IN 1 <sub>C</sub> | þ | 6  | 11 |                     |
| IN 2 <sub>C</sub> | þ | 7  | 10 | I IN <sub>D</sub>   |
| $V_{SS}$          | þ | 8  | 9  |                     |

### MARKING DIAGRAM

| 16 | 00000000            |
|----|---------------------|
| [  | 14572UG             |
| 1  | 0 AWLYWW            |
| A  | = Assembly Location |
| WL | = Wafer Lot         |
| YY | = Year              |
| WW | = Work Week         |
| G  | = Pb-Free Package   |

### **ORDERING INFORMATION**

| Device          | Package              | Shipping <sup>†</sup> |
|-----------------|----------------------|-----------------------|
| MC14572UBDG     | SOIC-16<br>(Pb-Free) | 48 Units / Rail       |
| MC14572UBDR2G   | SOIC-16<br>(Pb-Free) | 2500/Tape & Reel      |
| NLV14572UBDR2G* | SOIC-16<br>(Pb-Free) | 2500/Tape & Reel      |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

LOGIC DIAGRAM



### CIRCUIT SCHEMATIC



### ELECTRICAL CHARACTERISTICS (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                                                         |                 |                        | – 55°C                         |                      | 25°C                         |                                           | 125°C                |                                |                      |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|--------------------------------|----------------------|------------------------------|-------------------------------------------|----------------------|--------------------------------|----------------------|------|
| Characteristic                                                                                                                                                                          | Symbol          | V <sub>DD</sub><br>Vdc | Min                            | Мах                  | Min                          | Typ<br>(Note 2)                           | Max                  | Min                            | Max                  | Unit |
| Output Voltage "0" Level $V_{in} = V_{DD}$ or 0                                                                                                                                         | V <sub>OL</sub> | 5.0<br>10<br>15        | _<br>_<br>_                    | 0.05<br>0.05<br>0.05 | _<br>_<br>_                  | 0<br>0<br>0                               | 0.05<br>0.05<br>0.05 |                                | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0 or V <sub>DD</sub> "1" Level                                                                                                                                        | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95          | _<br>_<br>_          | 4.95<br>9.95<br>14.95        | 5.0<br>10<br>15                           | -<br>-<br>-          | 4.95<br>9.95<br>14.95          | -<br>-<br>-          | Vdc  |
| Input Voltage "0" Level $(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$<br>$(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$<br>$(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$                            | VIL             | 5.0<br>10<br>15        | -<br>-<br>-                    | 1.0<br>2.0<br>2.5    | _<br>_<br>_                  | 2.25<br>4.50<br>6.75                      | 1.0<br>2.0<br>2.5    | _<br>_<br>_                    | 1.0<br>2.0<br>2.5    | Vdc  |
| "1" Leve"<br>(V <sub>O</sub> = 0.5 or 4.5 Vdc)<br>(V <sub>O</sub> = 1.0 or 9.0 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.5 Vdc)                                                               | V <sub>IH</sub> | 5.0<br>10<br>15        | 4.0<br>8.0<br>12.5             |                      | 4.0<br>8.0<br>12.5           | 2.75<br>5.50<br>8.25                      | -<br>-<br>-          | 4.0<br>8.0<br>12.5             |                      | Vdc  |
| $\begin{array}{l} \text{Output Drive Current} \\ (V_{OH} = 2.5 \ \text{Vdc}) \\ (V_{OH} = 4.6 \ \text{Vdc}) \\ (V_{OH} = 9.5 \ \text{Vdc}) \\ (V_{OH} = 13.5 \ \text{Vdc}) \end{array}$ | I <sub>ОН</sub> | 5.0<br>5.0<br>10<br>15 | -1.2<br>-0.25<br>-0.62<br>-1.8 | -<br>-<br>-          | -1.0<br>-0.2<br>-0.5<br>-1.5 | -1.7<br>-0.36<br>-0.9<br>-3.5             | -<br>-<br>-          | -0.7<br>-0.14<br>-0.35<br>-1.1 | -<br>-<br>-          | mAdc |
| $\begin{array}{l} (V_{OL} = 0.4 \; Vdc) & Sink \\ (V_{OL} = 0.5 \; Vdc) \\ (V_{OL} = 1.5 \; Vdc) \end{array}$                                                                           | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2             | _<br>_<br>_          | 0.51<br>1.3<br>3.4           | 0.88<br>2.25<br>8.8                       | -<br>-<br>-          | 0.36<br>0.9<br>2.4             | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                                                                           | l <sub>in</sub> | 15                     | -                              | ±0.1                 | -                            | ±0.00001                                  | ±0.1                 | -                              | ±1.0                 | μAdc |
| Input Capacitance (V <sub>in</sub> = 0)                                                                                                                                                 | C <sub>in</sub> | -                      | _                              | -                    | -                            | 5.0                                       | 7.5                  | -                              | -                    | pF   |
| Quiescent Current (Per Package)                                                                                                                                                         | I <sub>DD</sub> | 5.0<br>10<br>15        | _<br>_<br>_                    | 0.25<br>0.5<br>1.0   | _<br>_<br>_                  | 0.0005<br>0.0010<br>0.0015                | 0.25<br>0.5<br>1.0   | -<br>-<br>-                    | 7.5<br>15<br>30      | μAdc |
| Total Supply Current (Notes 3, 4)<br>(Dynamic plus Quiescent,<br>Per Package)<br>( $C_L$ = 50 pF on all outputs, all<br>buffers switching)                                              | ΙΤ              | 5.0<br>10<br>15        |                                |                      | I <sub>T</sub> = (3          | .89 μA/kHz)<br>.80 μA/kHz)<br>.68 μA/kHz) | f + I <sub>DD</sub>  |                                |                      | μAdc |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
3. The formulas given are for the typical characteristics only at 25°C.
4. To calculate total supply current at loads other than 50 pF: I<sub>T</sub>(C<sub>L</sub>) = I<sub>T</sub>(50 pF) + (C<sub>L</sub> - 50) Vfk where: I<sub>T</sub> is in µA (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> - V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.006.

# SWITCHING CHARACTERISTICS (Type 5) (CL = 50 pF, TA = $25^{\circ}$ C)

| Characteristic                                                                                                                                                                                                                  | Symbol                                 | V <sub>DD</sub> | Min         | <b>Typ</b><br>(Note 6) | Max               | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|-------------|------------------------|-------------------|------|
| Output Rise Time<br>$t_{TLH} = (3.0 \text{ ns/pF}) C_L + 30 \text{ ns}$<br>$t_{TLH} = (1.5 \text{ ns/pF}) C_L + 15 \text{ ns}$<br>$t_{TLH} = (1.1 \text{ ns/pF}) C_L + 10 \text{ ns}$                                           | t <sub>TLH</sub>                       | 5.0<br>10<br>15 | -<br>-<br>- | 180<br>90<br>65        | 360<br>180<br>130 | ns   |
| Output Fall Time<br>$t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$<br>$t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$<br>$t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$                                      | t <sub>THL</sub>                       | 5.0<br>10<br>15 |             | 100<br>50<br>40        | 200<br>100<br>80  | ns   |
| Propagation Delay Time<br>$t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 5 \text{ ns}$<br>$t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 17 \text{ ns}$<br>$t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 15 \text{ ns}$ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 90<br>50<br>40         | 180<br>100<br>80  | ns   |

The formulas given are for the typical characteristics only at 25°C.
 Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Figure 1. Switching Time Test Circuits and Waveforms





DIMENSIONS: MILLIMETERS

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                        | 98ASB42566B Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                            | SOIC-16                                                                                                                                                                                         |  | PAGE 1 OF 1 |  |  |  |
| ON Semiconductor and 🕕 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding |                                                                                                                                                                                                 |  |             |  |  |  |

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>