# 2.5V 1:5 Dual Differential LVDS Compatible Clock Driver

# Description

The MC100EP210S is a low skew 1-to-5 dual differential driver, designed with LVDS clock distribution in mind. The LVDS or LVPECL input signals are differential and the signal is fanned out to five identical differential LVDS outputs.

The EP210S specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device.

Two internal 50  $\Omega$  resistors are provided across the inputs. For LVDS inputs, VTA and VTB pins should be unconnected. For LVPECL inputs, VTA and VTB pins should be connected to the  $V_{TT}$  ( $V_{CC}$  – 2.0 V) supply.

Designers can take advantage of the EP210S performance to distribute low skew LVDS clocks across the backplane or the board.

#### **Features**

- 20 ps Typical Output-to-Output Skew
- 85 ps Typical Device-to-Device Skew
- 550 ps Typical Propagation Delay
- The 100 Series Contains Temperature Compensation
- Maximum Frequency > 1 GHz Typical
- Operating Range:  $V_{CC} = 2.375 \text{ V}$  to 2.625 V with  $V_{EE} = 0 \text{ V}$
- Internal 50 Ω Input Termination Resistors
- LVDS Input/Output Compatible
- These are Pb-Free Devices



# ON Semiconductor®

http://onsemi.com

## MARKING DIAGRAM\*



LQFP-32 FA SUFFIX CASE 873A





QFN32 MN SUFFIX CASE 488AM MCxxx EP210S ALYWG

xxx = 10 or 100 A = Assembly Location

 $\begin{array}{lll} WL,\,L &= Wafer\,Lot\\ YY,\,Y &= Year\\ WW,\,W &= Work\,Week\\ G &= Pb-Free\,Package \end{array}$ 

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

<sup>\*</sup>For additional marking information, refer to Application Note AND8002/D.



Figure 1. 32-Lead QFN Pinout (Top View)

Warning: All  $V_{\mbox{\footnotesize CC}}$  and  $V_{\mbox{\footnotesize EE}}$  pins must be externally connected to Power Supply to guarantee proper operation.

Figure 1. 32-Lead LQFP Pinout (Top View)

**Table 1. PIN DESCRIPTION** 

| PIN                 | FUNCTION                                                                                                                                                                                                                             |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKn, CLKn          | LVDS, LVPECL CLK Inputs*                                                                                                                                                                                                             |
| Qn0:4, Qn0:4        | LVDS Outputs                                                                                                                                                                                                                         |
| VTA                 | 50 Ω Termination Resistors                                                                                                                                                                                                           |
| VTB                 | 50 Ω Termination Resistors                                                                                                                                                                                                           |
| V <sub>CC</sub>     | Positive Supply                                                                                                                                                                                                                      |
| V <sub>EE</sub>     | Ground                                                                                                                                                                                                                               |
| EP for QFN-32, only | The Exposed Pad (EP) on the QFN-32 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat–sinking conduit. The pad is electrically connected to VEE. |

<sup>\*</sup>Under open or floating conditions with input pins converging to a common termination bias voltage the device is susceptible to auto oscillation.



Figure 2. Logic Diagram

**Table 2. ATTRIBUTES** 

| Charact                                                | Value                       |             |                    |  |
|--------------------------------------------------------|-----------------------------|-------------|--------------------|--|
| ESD Protection                                         | > 2 kV<br>> 100 V<br>> 2 kV |             |                    |  |
| Moisture Sensitivity, Indefinite Tir                   | Pb Pkg                      | Pb-Free Pkg |                    |  |
|                                                        | LQFP-32<br>QFN-32           | Level 2     | Level 2<br>Level 1 |  |
| Flammability Rating                                    | Oxygen Index: 28 to 34      | UL 94 V-0   | @ 0.125 in         |  |
| Transistor Count                                       | 461 D                       | evices      |                    |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                             |             |                    |  |

<sup>1.</sup> For additional information, refer to Application Note AND8003/D.

Table 3. MAXIMUM RATINGS

| Symbol                                                | Parameter                                | Condition 1             | Condition 2        | Rating      | Unit         |
|-------------------------------------------------------|------------------------------------------|-------------------------|--------------------|-------------|--------------|
| V <sub>CC</sub>                                       | Power Supply                             | V <sub>EE</sub> = 0 V   |                    | 6           | V            |
| V <sub>EE</sub>                                       | Power Supply (GND)                       | V <sub>CC</sub> = 2.5 V |                    | -6          | V            |
| VI                                                    | LVDS, LVPECL Input Voltage               | V <sub>EE</sub> = 0 V   | $V_I \leq V_{CC}$  | 6           | V            |
| l <sub>out</sub>                                      | Output Current                           | Continuous<br>Surge     |                    | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>                                        | Operating Temperature Range              |                         |                    | -40 to +85  | °C           |
| T <sub>stg</sub>                                      | Storage Temperature Range                |                         |                    | -65 to +150 | °C           |
| $\theta_{JA}$                                         | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm      | 32 LQFP<br>32 LQFP | 80<br>55    | °C/W<br>°C/W |
| θ <sub>JC</sub> Thermal Resistance (Junction-to-Case) |                                          | Standard Board          | 32 LQFP            | 12 to 17    | °C/W         |
| $\theta_{\sf JA}$                                     | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm      | QFN-32<br>QFN-32   | 31<br>27    | °C/W<br>°C/W |
| θ <sub>JC</sub>                                       | Thermal Resistance (Junction-to-Case)    | 2S2P                    | QFN-32             | 12          | °C/W         |
| T <sub>sol</sub>                                      | Wave Solder Pb Pb-Free                   |                         |                    | 265<br>265  | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

Table 4. DC CHARACTERISTICS V<sub>CC</sub> = 2.5 V, V<sub>EE</sub> = 0 V (Note 2)

|                    |                                                                                  |              | -40°C |            |              | 25°C |            |              | 85°C |            |      |
|--------------------|----------------------------------------------------------------------------------|--------------|-------|------------|--------------|------|------------|--------------|------|------------|------|
| Symbol             | Characteristic                                                                   | Min          | Тур   | Max        | Min          | Тур  | Max        | Min          | Тур  | Max        | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                             |              | 150   | 200        |              | 150  | 200        |              | 150  | 200        | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 3)                                                     |              | 1400  | 1550       | 1250         | 1400 | 1550       | 1250         | 1400 | 1550       | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 3)                                                      |              | 950   | 1100       | 800          | 950  | 1100       | 800          | 950  | 1100       | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 4) | 1.2          |       | 2.5        | 1.2          |      | 2.5        | 1.2          |      | 2.5        | V    |
| R <sub>T</sub>     | Internal Termination Resistor                                                    |              |       | 57         | 43           | 50   | 57         | 43           |      | 57         | Ω    |
| I <sub>IH</sub>    | Input HIGH Current                                                               |              |       | 150        |              |      | 150        |              |      | 150        | μΑ   |
| I <sub>IL</sub>    | Input LOW Current CLK                                                            | -150<br>-150 |       | 150<br>150 | -150<br>-150 |      | 150<br>150 | -150<br>-150 |      | 150<br>150 | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 2. Input and output parameters vary 1:1 with V<sub>CC</sub>.
- 3. All loading with 100  $\Omega$  across LVDS differential outputs.
- 4. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

Table 5. AC CHARACTERISTICS  $V_{CC} = 2.375$  to 2.625 V,  $V_{EE} = 0$  V (Note 5)

|                                                                                     |                     |     | -40°C          |                  | 25°C |                | 85°C             |     |                |                  |      |
|-------------------------------------------------------------------------------------|---------------------|-----|----------------|------------------|------|----------------|------------------|-----|----------------|------------------|------|
| Symbol                                                                              | Characteristic      | Min | Тур            | Max              | Min  | Тур            | Max              | Min | Тур            | Max              | Unit |
| f <sub>maxLVDS/</sub> Maximum Frequency (See Figure 2. F <sub>max</sub> /JITTER)    |                     |     | > 1            |                  |      | > 1            |                  |     | > 1            |                  | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub>                                                | Propagation Delay   | 425 | 525            | 625              | 450  | 550            | 650              | 475 | 575            | 675              | ps   |
| Within-Device Skew (Note 6) Device-to-Device Skew (Note 7) Duty Cycle Skew (Note 8) |                     |     | 20<br>85<br>80 | 25<br>160<br>100 |      | 20<br>85<br>80 | 25<br>160<br>100 |     | 20<br>85<br>80 | 35<br>160<br>100 | ps   |
| t <sub>JITTER</sub> RMS Random Clock Jitter                                         |                     |     | 0.2            | < 1              |      | 0.2            | < 1              |     | 0.2            | < 1              | ps   |
| $V_{PP}$                                                                            | Minimum Input Swing | 150 | 800            | 1200             | 150  | 800            | 1200             | 150 | 800            | 1200             | mV   |
| t <sub>r</sub> /t <sub>f</sub> Output Rise/Fall Time (20%–80%)                      |                     | 50  | 130            | 200              | 75   | 150            | 225              | 80  | 160            | 230              | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 5. Measured with 400 mV source, 50% duty cycle clock source. All loading with 100  $\Omega$  across differential outputs.
- 6. Skew is measured between outputs under identical transitions of similar paths through a device.
- 7. Device–to–Device skew for identical transitions at identical  $V_{CC}$  levels.
- 8. Duty cycle skew guaranteed only for differential operation measured from the cross point of the input to the cross point of the output.



Figure 2.  $F_{\text{max}}$ 



Figure 3. Typical Termination for Output Driver and Device Evaluation



Quadrant A = Upper Left Quadrant B = Upper Right Quadrant C = Lower Left Quadrant D = Lower Right

Figure 4. Tape and Reel Pin 1 Quadrant Orientation

#### **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup>                                             |
|------------------|----------------------|-------------------------------------------------------------------|
| MC100EP210SFAG   | LQFP-32<br>(Pb-Free) | 250 Units / Tray                                                  |
| MC100EP210SFAR2G | LQFP-32<br>(Pb-Free) | 2000 / Tape & Reel<br>(Pin 1 Orientation in Quadrant B, Figure 4) |
| MC100EP210SFATWG | LQFP-32<br>(Pb-Free) | 2000 / Tape & Reel<br>(Pin 1 Orientation in Quadrant A, Figure 4) |
| MC100EP210SMNG   | QFN-32<br>(Pb-Free)  | 72 Units / Tray                                                   |
| MC100EP210SMNR4G | QFN-32<br>(Pb-Free)  | 1000 / Tape & Reel                                                |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





#### **RECOMMENDED** SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and

QFN32 5x5 0.5P

# QFN32 5x5, 0.5P

**DATE 23 OCT 2013** 

#### NOTES:

- 1. DIMENSIONS AND TOLERANCING PER
- ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION & APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN
- 0.15 AND 0.30MM FROM THE TERMINAL TIP.
  COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |  |  |
|-----|-------------|------|--|--|--|--|
| DIM | MIN         | MAX  |  |  |  |  |
| Α   | 0.80        | 1.00 |  |  |  |  |
| A1  |             | 0.05 |  |  |  |  |
| А3  | 0.20        | REF  |  |  |  |  |
| b   | 0.18        | 0.30 |  |  |  |  |
| D   | 5.00        | BSC  |  |  |  |  |
| D2  | 2.95        | 3.25 |  |  |  |  |
| E   | 5.00        | BSC  |  |  |  |  |
| E2  | 2.95        | 3.25 |  |  |  |  |
| е   | 0.50 BSC    |      |  |  |  |  |
| K   | 0.20        |      |  |  |  |  |
| L   | 0.30        | 0.50 |  |  |  |  |
| 11  |             | 0.15 |  |  |  |  |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code

= Assembly Location WL = Wafer Lot

= Year VV WW = Work Week = Pb-Free Package

(Note: Microdot may be in either loca-

\_tion) \*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| Mounting Techniques Reference Manual, SOLDERRM/D. |                  |             |                                                                                                                                                                                     |  |
|---------------------------------------------------|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                   | DOCUMENT NUMBER: | 98AON20032D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

**DESCRIPTION:** 

**PAGE 1 OF 1** 

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales