

Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

# ITG-3050 Product Specification Revision 1.3



Document Number: PS-ITG-3050-00 Revision: 1.3 Release Date: 08/25/2011

# **CONTENTS**

| 1 | DO           | CUMENT INFORMATION                                                                      | 4   |
|---|--------------|-----------------------------------------------------------------------------------------|-----|
|   | 1.1          | REVISION HISTORY                                                                        |     |
|   | 1.2          | Purpose and Scope                                                                       |     |
|   | 1.3          | PRODUCT OVERVIEW                                                                        |     |
|   | 1.4          | SOFTWARE SOLUTIONS                                                                      |     |
|   | 1.5          | APPLICATIONS                                                                            |     |
| 2 | FEA          | .TURES                                                                                  | 8   |
|   |              | SENSORS                                                                                 |     |
|   | 2.1          | DIGITAL OUTPUT                                                                          |     |
|   | 2.2          | DATA PROCESSING                                                                         |     |
|   | 2.4          | CLOCKING                                                                                | 8   |
|   | 2.5          | Power                                                                                   |     |
|   | 2.6          | PACKAGE                                                                                 |     |
| 3 | ELE          | CTRICAL CHARACTERISTICS                                                                 | 9   |
| • |              | SENSOR SPECIFICATIONS                                                                   |     |
|   | 3.1<br>3.2   | SENSOR SPECIFICATIONS                                                                   |     |
|   | 3.3          | ELECTRICAL SPECIFICATIONS, CONTINUED                                                    |     |
|   | 3.4          | ELECTRICAL SPECIFICATIONS, CONTINUED                                                    |     |
|   | 3.5          | I <sup>2</sup> C TIMING CHARACTERIZATION                                                |     |
|   | 3.6          | ABSOLUTE MAXIMUM RATINGS                                                                |     |
| 4 | APF          | PLICATIONS INFORMATION                                                                  | .1! |
| • |              | PIN OUT AND SIGNAL DESCRIPTION                                                          |     |
|   | 4.1<br>4.2   | TYPICAL OPERATING CIRCUIT                                                               |     |
|   | 4.2          | BILL OF MATERIALS FOR EXTERNAL COMPONENTS                                               |     |
|   | 4.4          | RECOMMENDED POWER-ON PROCEDURE                                                          |     |
| 5 |              | ICTIONAL OVERVIEW                                                                       |     |
| J |              |                                                                                         |     |
|   | 5.1          | BLOCK DIAGRAM                                                                           |     |
|   | 5.2          | OVERVIEWTHREE-AXIS MEMS GYROSCOPE WITH 16-BIT ADCS AND SIGNAL CONDITIONING              |     |
|   | 5.3<br>5.4   | PRIMARY I <sup>2</sup> C SERIAL COMMUNICATIONS INTERFACE                                |     |
|   | 5.5          | SECONDARY I <sup>2</sup> C SERIAL INTERFACE (FOR 3 <sup>RD</sup> -PARTY ACCELEROMETERS) | 19  |
|   | 5.6          | 3 <sup>RD</sup> PARTY ACCELEROMETER CIRCUIT CONFIGURATIONS                              |     |
|   | 5.7          | INTERNAL CLOCK GENERATION                                                               |     |
|   | 5.8          | CLOCK OUTPUT                                                                            |     |
|   | 5.9          | SENSOR DATA REGISTERS                                                                   |     |
|   |              | FIFO                                                                                    |     |
|   |              | INTERRUPTS DIGITAL-OUTPUT TEMPERATURE SENSOR                                            |     |
|   | 5.12<br>5.13 | BIAS AND LDO                                                                            |     |
|   | 5.14         | CHARGE PUMP                                                                             |     |
| _ |              | ITAL INTERFACE                                                                          |     |
| 6 |              |                                                                                         |     |
|   | 6.1          | I <sup>2</sup> C SERIAL INTERFACE                                                       |     |
| 7 | SER          | RIAL INTERFACE CONSIDERATIONS                                                           | .28 |
|   | 7.1          | ITG-3050 Supported Interfaces                                                           | 28  |
|   | 7.2          | LOGIC LEVELS                                                                            |     |
| 0 | 466          | EMPI V                                                                                  | 2   |



Document Number: PS-ITG-3050-00 Revision: 1.3 Release Date: 08/25/2011

| 9.1<br>9.2 | Q0/12/10/10/10/10/10/10/10/10/10/10/10/10/10/ |    |
|------------|-----------------------------------------------|----|
|            |                                               |    |
| 9 F        | RELIABILITY                                   | 41 |
| 8.8        | PACKAGING                                     | 40 |
| 8.7        |                                               |    |
| 8.6        |                                               |    |
| 8.5        |                                               |    |
| 8.4        | ASSEMBLY PRECAUTIONS                          | 34 |
| 8.3        | PCB DESIGN GUIDELINES:                        | 33 |
| 8.2        |                                               |    |
| 8.1        | ORIENTATION OF AXES                           | 31 |



Document Number: PS-ITG-3050-00 Revision: 1.3 Release Date: 08/25/2011

#### **Document Information** 1

#### 1.1 **Revision History**

| Revision<br>Date | Revision | Descriptio                         | n                                                                                                                                                                                                                                |
|------------------|----------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 04/15/2011       | 1.0      |                                    | Initial Release                                                                                                                                                                                                                  |
| 05/19/2011       | 1.1      | Sec. 1.4<br>Sec. 3.2<br>Sec. 8.4.3 | Provided additional information to software solution section Added CLKOUT Digital Output specification Clarified Trace Routing Precautions                                                                                       |
| 05/25/2011       | 1.2      | Sec. 4.1<br>Sec. 4.4               | Specified CLKIN and FSYNC to be connected to GND if unused. Modified $T_{\text{VDDR}}$ value for consistency with Electrical Characteristics                                                                                     |
| 08/25/2011       | 1.3      | Sec. 1.4<br>Sec. 5.6               | Clarified upgrade path to InvenSense's MPU and IMU product families and integration with software solutions.  Added section describing and providing diagrams for the 3 <sup>rd</sup> party Accelerometer circuit configurations |



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

#### 1.2 Purpose and Scope

This document is a product specification, providing a description, specifications, and design related information for the ITG-3050™.

#### 1.3 Product Overview

The ITG-3050 is a single-chip, digital output, 3-Axis MEMS gyro IC which features a 512-byte FIFO and a secondary I<sup>2</sup>C sensor bus that interfaces to 3<sup>rd</sup> party digital accelerometers. The combination of FIFO and dedicated sensor bus allows the ITG-3050 to directly acquire data from an off-chip accelerometer without intervention from an external processor. This both lowers the traffic on the primary (application processor) bus interface and saves power by allowing the system processor to burst read sensor data from the ITG-3050's FIFO and then go into a low-power sleep mode while the device collects more data.

The ITG-3050 features a 3-axis digital gyro with programmable full-scale ranges of ±250, ±500, ±1000, and ±2000 degrees/sec (dps or °/sec), which is useful for precision tracking of both fast and slow motions. Rate noise performance sets the industry standard at 0.01 dps/√Hz, providing the highest-quality user experience in pointing, gaming, user interface, and other motion-based applications. Factory-calibrated initial sensitivity reduces production-line calibration requirements.

Other industry-leading features include on-chip 16-bit ADCs, programmable digital filters, a precision clock with 1% drift from -40°C to 85°C, an embedded temperature sensor, programmable interrupts, and a low 5.9mA supply current. The ITG-3050 comes with an I<sup>2</sup>C serial interface, a VDD operating range of 2.1 to 3.6V, and a VLOGIC interface voltage from 1.71V to 3.6V.

By leveraging its patented and volume-proven Nasiri-Fabrication platform, which integrates MEMS wafers with companion CMOS electronics through wafer-level bonding, InvenSense has driven the ITG-3050 package size down to a revolutionary footprint of 4x4x0.9mm (QFN), while providing the highest performance, lowest noise, and the lowest cost semiconductor packaging to address a wide range of handheld consumer electronic devices. The device provides the highest robustness by supporting 10,000*g* shock in operation. The highest cross-axis isolation is achieved by design from its single silicon integration.

#### 1.4 Software Solutions

This section describes the MotionApps™ software solutions included with the InvenSense MPU™ (Motion Processing Unit™) and IMU (Inertial Measurement Unit) product families.

Please note that the products within the IDG, IXZ, and ITG gyroscope families do not include these software solutions. The MPU and IMU product families are pin compatible with the digital IDG, IXZ, and ITG families, and provide a simple swap and replace upgrade path to integrate InvenSense's software solutions.

The MotionApps Platform is a complete software solution that in combination with the InvenSense IMU and MPU MotionProcessor™ families delivers robust, well-calibrated 6-axis and/or 9-axis sensor fusion data using its field proven and proprietary MotionFusion™ engine. Solution packages are available for smartphones and tablets as well as for embedded microcontroller-based devices.

The MotionApps Platform provides a turn-key solution for developers and accelerates time-to-market. It consists of complex 6/9-axis sensor fusion algorithms, robust multi-sensor calibration, a proven software architecture for Android and other leading operating systems, and a flexible power management scheme.

The MotionApps Platform is integrated within the middleware of the target OS (the sensor framework), and also provides a kernel device driver to interface with the physical device. This directly benefits application developers by providing a cohesive set of APIs and a well-defined sensor data path in the user-space.



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

The table below describes the MotionApps software solutions included with the InvenSense MPU and IMU product families.

#### InvenSense MotionProcessor Devices and Included MotionApps Software

|                                                  |                                    | Inc                                                       | cluded Software                    |                                                           |                                                          |                                                                                     |
|--------------------------------------------------|------------------------------------|-----------------------------------------------------------|------------------------------------|-----------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------|
| Feature                                          | MotionApps                         | Embedded<br>MotionApps                                    | MotionApps<br>Lite                 | Embedded<br>MotionApps<br>Lite                            | None                                                     | Notes                                                                               |
| Part Number                                      |                                    | J-3050<br>J-6050                                          | IMU-3000                           |                                                           | ITG-3050                                                 |                                                                                     |
| Processor Type                                   | Mobile<br>Application<br>Processor | 8/16/32-bit<br>Microcontroller                            | Mobile<br>Application<br>Processor | 8/16/32-bit<br>Microcontroller                            | N/A                                                      |                                                                                     |
| Applications                                     | Smartphones, tablets               | TV remotes,<br>health/fitness,<br>toys, other<br>embedded | Smartphones, tablets               | TV remotes,<br>health/fitness,<br>toys, other<br>embedded | N/A                                                      |                                                                                     |
| 6-Axis MotionFusion                              | Yes                                |                                                           | Yes                                |                                                           | No                                                       | < 2% Application Processor<br>load using on-chip Digital<br>Motion Processor (DMP). |
| 9-Axis MotionFusion                              | Y                                  | 'es                                                       | No                                 |                                                           | No                                                       | Reduces processing requirements for embedded applications                           |
| Gyro Bias Calibration                            | Gyro Bias Calibration Yes Yes      |                                                           | 'es                                | No                                                        | No-Motion calibration and temperature calibration        |                                                                                     |
| 3 <sup>rd</sup> Party Compass Cal Yes            |                                    | No                                                        |                                    | No                                                        | Integrates 3 <sup>rd</sup> party compass libraries       |                                                                                     |
| Gyro-Assisted Compass Calibration (Fast Heading) |                                    | No                                                        |                                    | No                                                        | Quick compass calibration using gyroscope                |                                                                                     |
| Magnetic Anomaly Rejection (Improved Heading)    |                                    | 1                                                         | No                                 | No                                                        | Uses gyro heading data when magnetic anomaly is detected |                                                                                     |

The table below lists recommended documentation for the MotionApps software solutions.

## **Software Documentation**

| Platform               | MotionApps and MotionApps Lite                                                 | Embedded MotionApps and<br>Embedded MotionApps Lite       |
|------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------|
| Software Documentation | Installation Guide for Linux and Android<br>MotionApps Platform, v1.9 or later | Embedded MotionApps Platform<br>User Guide, v3.0 or later |
|                        | MPL Functional Specifications                                                  | Embedded MPL Functional<br>Specifications                 |

For more information about the InvenSense MotionApps Platform, please visit the Developer's Corner or consult your local InvenSense Sales Representative.



Document Number: PS-ITG-3050-00

Revision: 1.3 Release Date: 08/25/2011

#### 1.5 **Applications**

- Motion-enabled game controllers
- Handheld gaming
- Handset User Interface
- Motion-based Digital TV and Set Top Box remote controls
- Location based services, points of interest, and dead reckoning
- Improved camera image quality through image stabilization
- Health and sports monitoring



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

#### 2 Features

The ITG-3050 triple-axis MEMS gyroscope includes a wide range of features:

#### 2.1 Sensors

- X-, Y-, Z-Axis angular rate sensors (gyros) on one integrated circuit
- Digital-output temperature sensor
- External sync signal connected to the FSYNC pin supports image, video and GPS synchronization
- Secondary I<sup>2</sup>C interface directly connects to a digital 3-axis 3<sup>rd</sup>-party accelerometer
- Factory calibrated scale factor
- High cross-axis isolation via proprietary MEMS design
- 10,000*g* shock tolerant

#### 2.2 Digital Output

- Fast Mode (400kHz) I<sup>2</sup>C serial interface
- 16-bit ADCs for digitizing sensor outputs
- Angular rate sensors (gyros) with user-programmable full-scale-range of ±250°/sec, ±500°/sec, ±1000°/sec, or ±2000°/sec.

#### 2.3 Data Processing

- When used together with a 3<sup>rd</sup>-party digital 3-axis accelerometer, the ITG-3050 collects the accelerometer data via a dedicated sensor interface, while synchronizing data sampling at a user defined rate. The total data set obtained by the ITG-3050 includes 3-axis gyroscope data, 3-axis accelerometer data, temperature data, and the one bit external sync signal connected to the FSYNC pin. The ITG-3050 also downloads the results calculated by the digital 3-axis 3<sup>rd</sup> party accelerometer internal registers.
- FIFO buffers complete data set, reducing timing requirements on the system processor and saving power by letting the processor burst read the FIFO data, and then go into a low-power sleep mode while the ITG-3050 collects more data.
- Programmable interrupt
- Programmable low-pass filters

#### 2.4 Clocking

- On-chip timing generator clock frequency ±1% drift over full temperature range
- Optional external clock inputs of 32.768kHz or 19.2MHz
- 1MHz clock output to synchronize with digital 3-axis accelerometer

#### 2.5 Power

- VDD supply voltage range of 2.1V to 3.6V
- Flexible VLOGIC reference voltage allows for multiple I<sup>2</sup>C interface voltage levels
- Power consumption with all three axis active: 5.9mA
- Sleep mode: 5µA
- Each axis can be individually powered down

#### 2.6 Package

- 4x4x0.9mm QFN plastic package
- MEMS structure hermetically sealed and bonded at wafer level
- RoHS and Green compliant



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 3 Electrical Characteristics

#### 3.1 Sensor Specifications

Typical Operating Circuit of Section 4.2, VDD = 2.5V, VLOGIC = 2.5V, T<sub>A</sub>=25°C.

| GYRO SENSITIVITY Full-Scale Range                   | FS_SEL=0 FS_SEL=1 FS_SEL=2 FS_SEL=3     |     | ±250<br>±500 |    | º/s       |      |
|-----------------------------------------------------|-----------------------------------------|-----|--------------|----|-----------|------|
| Full-Scale Range                                    | FS_SEL=1<br>FS_SEL=2                    |     |              |    | 0/0       | 1 (  |
|                                                     | FS_SEL=2                                |     | +500         |    | %         | 4, 7 |
|                                                     | _                                       |     | ±500         |    |           | 4, 7 |
|                                                     | FS_SEL=3                                |     | ±1000        |    |           | 4, 7 |
|                                                     |                                         |     | ±2000        |    |           | 4, 7 |
| Gyro ADC Word Length                                |                                         |     | 16           |    | bits      | 3    |
| Sensitivity Scale Factor                            | FS_SEL=0                                |     | 131          |    | LSB/(º/s) | 1    |
| •                                                   | FS_SEL=1                                |     | 65.5         |    |           | 3    |
|                                                     | FS_SEL=2                                |     | 32.8         |    |           | 3    |
|                                                     | FS_SEL=3                                |     | 16.4         |    |           | 3    |
| Sensitivity Scale Factor Tolerance                  | 25°C                                    | -6  | ±2           | +6 | %         | 1    |
| Sensitivity Scale Factor Variation Over Temperature | -40°C to +85°C                          |     | ±2           |    | %         | 8    |
| Nonlinearity                                        | Best fit straight line; 25°C            |     | 0.2          |    | %         | 6    |
| Cross-Axis Sensitivity                              |                                         |     | 2            |    | %         | 6    |
| GYRO ZERO-RATE OUTPUT (ZRO)                         |                                         |     |              | 7  |           |      |
| Initial ZRO Tolerance                               | 25°C                                    |     | ±20          |    | º/s       | 1    |
| ZRO Variation Over Temperature                      | -40°C to +85°C                          | ]   | ±0.03        |    | °/s/°C    | 8    |
| Power-Supply Sensitivity (1-10Hz)                   | Sine wave, 100mVpp; VDD=2.2V            |     | 0.2          |    | º/s       | 5    |
| Power-Supply Sensitivity (10 - 250Hz)               | Sine wave, 100mVpp; VDD=2.2V            |     | 0.2          |    | º/s       | 5    |
| Power-Supply Sensitivity (250Hz - 100kHz)           | Sine wave, 100mVpp; VDD=2.2V            |     | 4            |    | °/s       | 5    |
| Linear Acceleration Sensitivity                     | Static                                  |     | 0.1          |    | º/s/g     | 6    |
| GYRO NOISE PERFORMANCE                              | FS_SEL=0                                |     |              |    | ,         |      |
| Total RMS Noise                                     | DLPFCFG=2 (100Hz)                       |     | 0.1          |    | º/s-rms   | 1    |
| Low-frequency RMS noise                             | Bandwidth 1Hz to10Hz                    |     | 0.033        |    | ⁰/s-rms   | 1    |
| Rate Noise Spectral Density                         | At 10Hz                                 |     | 0.01         |    | º/s/√Hz   | 3    |
| GYRO MECHANICAL FREQUENCIES                         |                                         |     |              |    |           |      |
| X-Axis                                              |                                         | 30  | 33           | 36 | kHz       | 1    |
| Y-Axis                                              |                                         | 27  | 30           | 33 | kHz       | 1    |
| Z-Axis                                              |                                         | 24  | 27           | 30 | kHz       | 1    |
| GYRO START-UP TIME                                  | DLPFCFG=0                               |     |              |    |           |      |
| ZRO Settling                                        | to ±1º/s of Final                       |     | 50           |    | ms        | 5    |
| TEMPERATURE SENSOR                                  |                                         |     |              |    | -         |      |
| Range                                               |                                         |     | -30 to 85    |    | °C        | 2    |
| Sensitivity                                         | Untrimmed                               |     | 280          |    | LSB/ºC    | 2    |
| Room-Temperature Offset                             | 35°C                                    |     | -13200       |    | LSB       | 1    |
| Linearity                                           | Best fit straight line (-30°C to +85°C) |     | ±1           |    | °C        | 2    |
| TEMPERATURE RANGE                                   | , and a second of                       |     |              |    | -         |      |
| Specified Temperature Range                         |                                         | -40 |              | 85 | ٥C        | 2    |

- 1. Tested in production
- 2. Based on characterization of 30 parts over temperature on evaluation board or in socket
- 3. Based on design, through modeling, and simulation across PVT
- 4. Typical. Randomly selected part measured at room temperature on evaluation board or in socket
- 5. Based on characterization of 5 parts over temperature
- 6. Tested on 20 parts at room temperature
- 7. Part is characterized to Full-Scale Range. Maximum ADC output is  $[2^{16} / (Sensitivity \times 2)]$  Example: For Sensitivity of 131 LSB/( $^{0}$ /s),  $[2^{16} / (131 \times 2)] = \pm 250 ^{0}$ /s.
- 8. Based on characterization of 48 parts on evaluation board or in socket



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

#### 3.2 **Electrical Specifications**

Typical Operating Circuit of Section 4.2. VDD = 2.5V, VLOGIC = 2.5V, T<sub>A</sub> = 25°C,

| Parameters                                                                                                                                                                    | Conditions                                                                                             | Min        | Typical            | Max               | Units       | Notes       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|-------------------|-------------|-------------|
| VDD POWER SUPPLY                                                                                                                                                              |                                                                                                        |            |                    |                   |             |             |
| Operating Voltage Range                                                                                                                                                       |                                                                                                        | 2.1        |                    | 3.6               | V           | 2           |
| Power-Supply Ramp Rate                                                                                                                                                        | Monotonic ramp. Ramp<br>rate is 10% to 90% of the<br>final value (see Figure in<br>Section 4.4)        | 0          |                    | 5                 | ms          | 2           |
| Normal Operating Current                                                                                                                                                      | ,                                                                                                      |            | 5.9                |                   | mA          | 1           |
| Sleep Mode Current                                                                                                                                                            |                                                                                                        |            | 5                  |                   | μA          | 4           |
| VLOGIC REFERENCE VOLTAGE (must be regulated)                                                                                                                                  |                                                                                                        |            |                    |                   |             |             |
| Voltage Range                                                                                                                                                                 | VLOGIC must be ≤VDD at all times                                                                       | 1.71       |                    | VDD               | V           | 3, 5        |
| Power-Supply Ramp Rate                                                                                                                                                        | Monotonic ramp. Ramp rate is 10% to 90% of the final value                                             |            |                    | 1                 | ms          | 3, 5        |
| Normal Operating Current                                                                                                                                                      | (see Figure in Section 4.4) Does not include pull up resistor current draw as that is system dependent |            | 100                |                   | μΑ          | 4           |
| START-UP TIME FOR REGISTER READ/WRITE                                                                                                                                         |                                                                                                        |            | 20                 | 100               | ms          | 4           |
| I <sup>2</sup> C ADDRESS                                                                                                                                                      | AD0 = 0<br>AD0 = 1                                                                                     |            | 1101000<br>1101001 |                   |             | 1           |
| DIGITAL INPUTS (SDI, SCLK, FSYNC, AD0, /CS, CLKIN)  V <sub>IH</sub> , High Level Input Voltage  V <sub>IL</sub> , Low Level Input Voltage  C <sub>I</sub> , Input Capacitance |                                                                                                        | 0.7*VLOGIC | < 5                | 0.3*VLOGIC        | > > pF      | 4<br>4<br>6 |
| DIGITAL OUTPUT (INT)                                                                                                                                                          |                                                                                                        |            |                    |                   |             |             |
| V <sub>OH</sub> , High Level Output Voltage<br>V <sub>OL1</sub> , LOW-Level Output Voltage<br>V <sub>OLINT1</sub> , INT Low-Level Output Voltage                              | $R_{LOAD}$ =1 $M\Omega$<br>$R_{LOAD}$ =1 $M\Omega$<br>OPEN=1, 0.3 $mA$ sink<br>current                 | 0.9*VLOGIC |                    | 0.1*VLOGIC<br>0.1 | V<br>V<br>V | 2<br>2<br>2 |
| Output Leakage Current t <sub>INT</sub> , INT Pulse Width                                                                                                                     | OPEN=1<br>LATCH_INT_EN=0                                                                               |            | 100<br>50          |                   | nΑ<br>μs    | 3<br>3      |
| DIGITAL OUPUT (CLKOUT)  V <sub>OH</sub> , High Level Output Voltage  V <sub>OL1</sub> , Low Level Output Voltage                                                              | $R_{LOAD}$ =1M $\Omega$                                                                                | 0.9*VDD    |                    | 0.1*VDD           | V<br>V      | 2<br>2      |

- 1. Tested in production
- 2. Based on characterization of 30 parts over temperature on evaluation board or in socket
- Typical. Randomly selected part measured at room temperature on evaluation board or in socket
   Based on characterization of 5 parts over temperature
- 5. Refer to Section 4.4 for the recommended power-on procedure
- 6. Guaranteed by design



Document Number: PS-ITG-3050-00

Revision: 1.3 Release Date: 08/25/2011

#### 3.3 **Electrical Specifications, continued**

Typical Operating Circuit of Section 4.2, VDD = 2.5V, VLOGIC = 2.5V, T<sub>A</sub>=25°C.

| Parameters                                                                       | Conditions                           | Typical                        | Units    | Notes  |
|----------------------------------------------------------------------------------|--------------------------------------|--------------------------------|----------|--------|
| Primary I <sup>2</sup> C I/O (SCL, SDA)                                          |                                      |                                |          |        |
| Vı∟, LOW Level Input Voltage                                                     |                                      | -0.5V to 0.3*VLOGIC            | V        | 1      |
| Vін, HIGH-Level Input Voltage                                                    |                                      | 0.7*VLOGIC to VLOGIC +<br>0.5V | V        | 1      |
| V <sub>hys</sub> , Hysteresis                                                    |                                      | 0.1*VLOGIC                     | V        | 1      |
| V <sub>OL1</sub> , LOW-Level Output Voltage                                      | 3mA sink current                     | 0 to 0.4                       | V        | 1      |
| I <sub>OL</sub> , LOW-Level Output Current                                       | $V_{OL} = 0.4V$                      | 3                              | mA       | 1      |
|                                                                                  | $V_{OL} = 0.6V$                      | 5                              | mA       | 1      |
| Output Leakage Current                                                           |                                      | 100                            | nA       | 2      |
| $t_{\text{of}},$ Output Fall Time from $V_{\text{IHmax}}$ to $V_{\text{ILmax}}$  | C <sub>b</sub> bus capacitance in pf | 20+0.1C <sub>b</sub> to 250    | ns       | 1      |
| C <sub>I</sub> , Capacitance for Each I/O pin                                    |                                      | < 10                           | pF       | 3      |
| Secondary I <sup>2</sup> C I/O (AUX_CL,<br>AUX_DA)                               | AUX_VDDIO=0                          |                                |          |        |
| V <sub>IL</sub> , LOW-Level Input Voltage                                        |                                      | -0.5V to 0.3*VLOGIC            | V        | 1      |
| V <sub>IH</sub> , HIGH-Level Input Voltage                                       |                                      | 0.7*VLOGIC to<br>VLOGIC + 0.5V | V        | 1      |
| V <sub>hys</sub> , Hysteresis                                                    |                                      | 0.1*VLOGIC                     | V        | 1      |
| V <sub>OL1</sub> , LOW-Level Output Voltage                                      | VLOGIC > 2V; 1mA sink current        | 0 to 0.4                       | V        | 1      |
| V <sub>OL3</sub> , LOW-Level Output Voltage                                      | VLOGIC < 2V; 1mA sink current        | 0 to 0.2*VLOGIC                | V        | 1      |
| I <sub>OL</sub> , LOW-Level Output Current                                       | $V_{OL} = 0.4V$ $V_{OL} = 0.6V$      | 1                              | mA<br>mA | 1<br>1 |
| Output Leakage Current                                                           | 52                                   | 100                            | nA       | 2      |
| $t_{\text{of}}$ , Output Fall Time from $V_{\text{IHmax}}$ to $V_{\text{ILmax}}$ | C <sub>b</sub> bus capacitance in    | 20+0.1C <sub>b</sub> to 250    | ns       | 1      |
| C <sub>I</sub> , Capacitance for Each I/O pin                                    |                                      | < 10                           | pF       | 3      |
| Secondary I <sup>2</sup> C I/O (AUX_CL, AUX_DA)                                  | AUX_VDDIO=1                          |                                |          |        |
| V<br>V <sub>IL</sub> , LOW-Level Input Voltage                                   |                                      | -0.5 to 0.3*VDD                | V        | 1      |
| V <sub>IH</sub> , HIGH-Level Input Voltage                                       |                                      | 0.7*VDD to VDD+0.5V            | V        | 1      |
| V <sub>hys</sub> , Hysteresis                                                    |                                      | 0.1*VDD                        | V        | 1      |
| V <sub>OL1</sub> , LOW-Level Output Voltage                                      | 1mA sink current                     | 0 to 0.4                       | V        | 1      |
| I <sub>OL</sub> , LOW-Level Output Current                                       | $V_{OL} = 0.4V$                      | 1                              | mA       | 1      |
|                                                                                  | $V_{OL} = 0.6V$                      | 1                              | mA       | 1      |
| Output Leakage Current                                                           |                                      | 100                            | nA       | 2      |
| $t_{\text{of}},$ Output Fall Time from $V_{\text{IHmax}}$ to $V_{\text{ILmax}}$  | C <sub>b</sub> bus cap. in pF        | 20+0.1C <sub>b</sub> to 250    | ns       | 1      |
| C <sub>I</sub> , Capacitance for Each I/O pin                                    |                                      | < 10                           | pF       | 3      |

- 1. Based on characterization of 5 parts over temperature.
- Typical. Randomly selected part measured at room temperature on evaluation board or in socket
   Guaranteed by design



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 3.4 Electrical Specifications, continued

Typical Operating Circuit of Section 4.2, VDD = 2.5V, VLOGIC = 2.5V, T<sub>A</sub>=25°C.

| Parameters                           | Conditions                                   | Min | Typical    | Max | Units | Notes |
|--------------------------------------|----------------------------------------------|-----|------------|-----|-------|-------|
| INTERNAL CLOCK SOURCE                | CLK_SEL=0,1,2,3                              |     |            |     |       |       |
| Sample Rate, Fast                    | DLPFCFG=0<br>SAMPLERATEDIV = 0               |     | 8          |     | kHz   | 3     |
| Sample Rate, Slow                    | DLPFCFG=1,2,3,4,5, or 6<br>SAMPLERATEDIV = 0 |     | 1          |     | kHz   | 3     |
| Reference Clock Output               | CLKOUTEN = 1                                 |     | 1.024      |     | MHz   | 3     |
| Clock Frequency Initial Tolerance    | CLK_SEL=0, 25°C                              | -5  |            | +5  | %     | 1     |
|                                      | CLK_SEL=1,2,3; 25°C                          | -1  |            | +1  | %     | 1     |
| Frequency Variation over Temperature | CLK_SEL=0                                    |     | -15 to +10 |     | %     | 2     |
|                                      | CLK_SEL=1,2,3                                |     | +/-1       |     | %     | 2     |
| PLL Settling Time                    | CLK_SEL=1,2,3                                |     | 1          |     | ms    | 4     |
| EXTERNAL 32.768kHz CLOCK             | CLK_SEL=4                                    |     |            |     |       |       |
| External Clock Frequency             |                                              |     | 32.768     |     | kHz   | 4     |
| External Clock Jitter                | Cycle-to-cycle rms                           |     | 1 to 2     |     | μs    | 4     |
| Sample Rate, Fast                    | DLPFCFG=0<br>SAMPLERATEDIV = 0               |     | 8.192      |     | kHz   | 4     |
| Sample Rate, Slow                    | DLPFCFG=1,2,3,4,5, or 6<br>SAMPLERATEDIV = 0 |     | 1.024      |     | kHz   | 4     |
| Reference Clock Output               | CLKOUTEN = 1                                 |     | 1.0486     |     | MHz   | 4     |
| PLL Settling Time                    |                                              |     | 1          |     | ms    | 4     |
| EXTERNAL 19.2MHz CLOCK               | CLK_SEL=5                                    |     |            |     |       |       |
| External Clock Frequency             |                                              |     | 19.2       |     | MHz   | 4     |
|                                      |                                              |     |            |     |       |       |
| Sample Rate, Fast                    | DLPFCFG=0<br>SAMPLERATEDIV = 0               |     | 8          |     | kHz   | 4     |
| Sample Rate, Slow                    | DLPFCFG=1,2,3,4,5, or 6<br>SAMPLERATEDIV = 0 |     | 1          |     | kHz   | 4     |
| Reference Clock Output               | CLKOUTEN = 1                                 |     | 1.024      |     | MHz   | 4     |
| PLL Settling Time                    |                                              |     | 1          |     | ms    | 4     |

- 1. Tested in production
- 2. Based on characterization of 30 parts over temperature on evaluation board or in socket
- 3. Typical. Randomly selected part measured at room temperature on evaluation board or in socket
- 4. Based on design, through modeling, and simulation across PVT



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 3.5 I<sup>2</sup>C Timing Characterization

Typical Operating Circuit of Section 4.2, VDD = 2.5V, VLOGIC = 1.8V $\pm$ 5%, 2.5V $\pm$ 5%, 3.0V $\pm$ 5%, or 3.3V $\pm$ 5%, T<sub>A</sub>=25°C.

| Parameters                                                        | Conditions                                  | Min                                        | Typical | Max | Units | Notes |
|-------------------------------------------------------------------|---------------------------------------------|--------------------------------------------|---------|-----|-------|-------|
| I <sup>2</sup> C TIMING                                           | I <sup>2</sup> C FAST-MODE                  |                                            |         |     |       |       |
| f <sub>SCL</sub> , SCL Clock Frequency                            |                                             | 0                                          |         | 400 | kHz   | 1     |
| t <sub>HD.STA</sub> , (Repeated) START Condition<br>Hold Time     |                                             | 0.6                                        |         |     | μs    | 1     |
| t <sub>LOW</sub> , SCL Low Period                                 |                                             | 1.3                                        |         |     | μs    | 1     |
| t <sub>HIGH</sub> , SCL High Period                               |                                             | 0.6                                        |         |     | μs    | 1     |
| t <sub>SU.STA</sub> , Repeated START Condition<br>Setup Time      |                                             | 0.6                                        |         |     | μs    | 1     |
| t <sub>HD.DAT</sub> , SDA Data Hold Time                          |                                             | 0                                          |         |     | μs    | 1     |
| t <sub>SU.DAT</sub> , SDA Data Setup Time                         |                                             | 100                                        |         |     | ns    | 1     |
| t <sub>r</sub> , SDA and SCL Rise Time                            | C <sub>b</sub> bus cap. from 10 to          | 20+0.1                                     |         | 300 | ns    | 1     |
| t <sub>f</sub> , SDA and SCL Fall Time                            | 400pF<br>$C_b$ bus cap. from 10 to<br>400pF | C <sub>b</sub><br>20+0.1<br>C <sub>b</sub> |         | 300 | ns    | 1     |
| t <sub>SU.STO</sub> , STOP Condition Setup Time                   |                                             | 0.6                                        |         |     | μs    | 1     |
| t <sub>BUF</sub> , Bus Free Time Between STOP and START Condition | <b>* *</b>                                  | 1.3                                        |         |     | μs    | 1     |
| C <sub>b</sub> , Capacitive Load for each Bus Line                |                                             |                                            | < 400   |     | pF    | 3     |
| t <sub>VD.DAT</sub> , Data Valid Time                             |                                             |                                            |         | 0.9 | μs    | 1     |
| t <sub>VD.ACK</sub> , Data Valid Acknowledge Time                 |                                             |                                            |         | 0.9 | μs    | 1     |

- 1. Based on characterization of 5 parts over temperature on evaluation board or in socket
- 2. S = Start Condition, P = Stop Condition, S<sub>r</sub> = Repeated Start Condition
- 3. Guaranteed by design



I<sup>2</sup>C Bus Timing Diagram



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 3.6 Absolute Maximum Ratings

Stress above those listed as "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to the absolute maximum ratings conditions for extended periods may affect device reliability.

## **Absolute Maximum Ratings**

| Parameter                                                      | Rating                                     |
|----------------------------------------------------------------|--------------------------------------------|
| Supply Voltage, VDD                                            | -0.5V to +6V                               |
| VLOGIC Input Voltage Level                                     | -0.5V to VDD + 0.5V                        |
| REGOUT                                                         | -0.5V to 2V                                |
| Input Voltage Level (CLKIN, AUX_DA, AD0, FSYNC, INT, SCL, SDA) | -0.5V to VDD + 0.5V                        |
| CPOUT (2.1V ≤ VDD ≤ 3.6V )                                     | -0.5V to 30V                               |
| Acceleration (Any Axis, unpowered)                             | 10,000 <i>g</i> for 0.3ms                  |
| Operating Temperature Range                                    | -40°C to +105°C                            |
| Storage Temperature Range                                      | -40°C to +125°C                            |
| Electrostatic Discharge (ESD) Protection                       | 1.5kV (HBM); 200V (MM)                     |
| Latch-up                                                       | JEDEC Class II (2),125°C<br>Level B, ±60mA |



Document Number: PS-ITG-3050-00

Revision: 1.3 Release Date: 08/25/2011

# **Applications Information**

#### **Pin Out and Signal Description** 4.1

| Pin Number                                                                           | Pin Name                                                                                                                                | Pin Description                                                                                                                               |  |  |
|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1                                                                                    | CLKIN                                                                                                                                   | External reference clock input. Connect to GND if not used.                                                                                   |  |  |
| 6                                                                                    | 6 AUX_DA Interface to a 3 <sup>rd</sup> party accelerometer, SDA pin. Logic level either VDD or VLOGIC. See Section 6 for more details. |                                                                                                                                               |  |  |
| 7                                                                                    | AUX_CL                                                                                                                                  | Interface to a 3 <sup>rd</sup> party accelerometer, SCL pin. Logic levels are set to be either VDD or VLOGIC. See Section 6 for more details. |  |  |
| 8                                                                                    | VLOGIC                                                                                                                                  | Digital I/O supply voltage. VLOGIC must be ≤ VDD at all times.                                                                                |  |  |
| 9                                                                                    | AD0                                                                                                                                     | I <sup>2</sup> C Slave Address LSB                                                                                                            |  |  |
| 10 REGOUT Regulator filter capacitor connection                                      |                                                                                                                                         |                                                                                                                                               |  |  |
| 11 FSYNC Frame synchronization digital input. Connect to                             |                                                                                                                                         | Frame synchronization digital input. Connect to GND if not used.                                                                              |  |  |
| 12 INT I                                                                             |                                                                                                                                         | Interrupt digital output (totem pole or open-drain)                                                                                           |  |  |
| 13 VDD Power supply voltage and D                                                    |                                                                                                                                         | Power supply voltage and Digital I/O supply voltage                                                                                           |  |  |
| 18                                                                                   | GND                                                                                                                                     | Power supply ground                                                                                                                           |  |  |
| 19                                                                                   | RESV                                                                                                                                    | Reserved. Do not connect.                                                                                                                     |  |  |
| 20                                                                                   | CPOUT                                                                                                                                   | Charge pump capacitor connection                                                                                                              |  |  |
| 21                                                                                   | RESV                                                                                                                                    | Reserved. Do not connect.                                                                                                                     |  |  |
| 22 CLKOUT 1MHz clock output for 3 <sup>rd</sup> -party accelerometer synchronization |                                                                                                                                         | 1MHz clock output for 3 <sup>rd</sup> -party accelerometer synchronization                                                                    |  |  |
| 23                                                                                   | SCL                                                                                                                                     | l <sup>2</sup> C serial clock                                                                                                                 |  |  |
| 24                                                                                   | SDA                                                                                                                                     | I <sup>2</sup> C serial data                                                                                                                  |  |  |
| 2, 3, 4, 5, 14,<br>15, 16, 17                                                        | NC                                                                                                                                      | Not internally connected. May be used for PCB trace routing.                                                                                  |  |  |







Orientation of Axes of Sensitivity and Polarity of Rotation



Document Number: PS-ITG-3050-00

Revision: 1.3 Release Date: 08/25/2011

#### 4.2 **Typical Operating Circuit**



**Typical Operating Circuit** 

#### **Bill of Materials for External Components** 4.3

| Component                  | Label | Specification                 | Quantity |
|----------------------------|-------|-------------------------------|----------|
| Regulator Filter Capacitor | C1    | Ceramic, X7R, 0.1µF ±10%, 2V  | 1        |
| VDD Bypass Capacitor       | C2    | Ceramic, X7R, 0.1µF ±10%, 4V  | 1        |
| Charge Pump Capacitor      | C3    | Ceramic, X7R, 2.2nF ±10%, 50V | 1        |
| VLOGIC Bypass Capacitor    | C4    | Ceramic, X7R, 10nF ±10%, 4V   | 1        |



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 4.4 Recommended Power-on Procedure



#### **Power-Up Sequencing**

- 1. T<sub>VDDR</sub> is VDD rise time: Time for VDD to rise from 10% to 90% of its final value
- 2. T<sub>VDDR</sub> is ≤5ms
- 3. T<sub>VLGR</sub> is VLOGIC rise time: Time for VLOGIC to rise from 10% to 90% of its final value
- 4. T<sub>VLGR</sub> is ≤1ms
- 5. T<sub>VLG-VDD</sub> is the delay from the start of VDD ramp to the start of VLOGIC rise
- 6. T<sub>VLG-VDD</sub> is ≥0ms; VLOGIC amplitude must always be ≤VDD amplitude
- 7. VDD and VLOGIC must be monotonic ramps



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

#### 5 Functional Overview

## 5.1 Block Diagram



#### 5.2 Overview

The ITG-3050 is comprised of the following key blocks / functions:

- Three-axis MEMS rate gyroscope sensors with 16-bit ADCs and signal conditioning
- Primary I<sup>2</sup>C serial communications interfaces
- Secondary I<sup>2</sup>C serial interface for 3<sup>rd</sup> party accelerometer
- Clocking
- · Sensor Data Registers
- FIFO
- Interrupts
- Digital-Output Temperature Sensor
- Bias and LDO
- Charge Pump

#### 5.3 Three-Axis MEMS Gyroscope with 16-bit ADCs and Signal Conditioning

The ITG-3050 consists of three independent vibratory MEMS rate gyroscopes, which detect rotation about the X, Y, and Z axes. When the gyros are rotated about any of the sense axes, the Coriolis Effect causes a vibration that is detected by a capacitive pickoff. The resulting signal is amplified, demodulated, and filtered to produce a voltage that is proportional to the angular rate. This voltage is digitized using individual on-chip 16-bit Analog-to-Digital Converters (ADCs) to sample each axis. The full-scale range of the gyro sensors may be digitally programmed to ±250, ±500, ±1000, or ±2000 degrees per second (dps). ADC sample rate is programmable from 8,000 samples per second, down to 3.9 samples per second, and user-selectable low-pass filters enable a wide range of cut-off frequencies.



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 5.4 Primary I<sup>2</sup>C Serial Communications Interface

The ITG-3050 has a primary I<sup>2</sup>C serial primary interface. ITG-3050 always acts as a slave when communicating to the system processor. The logic level for communications to the master is set by the voltage on the VLOGIC pin. The LSB of the of the I<sup>2</sup>C slave address is set by pin 9 (AD0).

The I<sup>2</sup>C protocol is described in more detail in Section 6.

<u>Note:</u> When VDD is low, the primary I<sup>2</sup>C interface pins become low impedance and thus can load the serial bus. This is a concern if other devices are active on the bus during this time.

# 5.5 Secondary I<sup>2</sup>C Serial Interface (for 3<sup>rd</sup>-party Accelerometers)

The ITG-3050 has a secondary I<sup>2</sup>C bus for communicating to an off-chip 3-axis digital output accelerometer. This bus has two operating modes: I<sup>2</sup>C Master Mode, where the ITG-3050 acts as a master to an external accelerometer connected to the secondary I<sup>2</sup>C bus; and Pass-Through Mode, where the ITG-3050 directly connects the primary and secondary I<sup>2</sup>C buses together, to allow the system processor to directly communicate with the external accelerometer.

## Secondary I<sup>2</sup>C Bus Modes of Operation:

- <u>I<sup>2</sup>C Master Mode</u>: allows the ITG-3050 to directly access the data registers of an external digital accelerometer. In this mode, the ITG-3050 directly obtains sensor data from accelerometers without intervention from the system applications processor. In I<sup>2</sup>C master mode, the ITG-3050 can be configured to perform burst reads, returning the following data from the accelerometer:
  - X accelerometer data (2 bytes)
  - Y accelerometer data (2 bytes)
  - Z accelerometer data (2 bytes)
- Pass-Through Mode: allows an external system processor to act as master and directly communicate to the external accelerometer connected to the secondary I<sup>2</sup>C bus pins (AUX\_DA and AUX\_CL). This is useful for configuring the accelerometers, or for keeping the ITG-3050 in a low-power mode, when only accelerometers are to be used. In this mode, the secondary I<sup>2</sup>C bus control logic (3<sup>rd</sup>-party accelerometer Interface block) of the ITG-3050 is disabled, and the secondary I<sup>2</sup>C pins AUX\_DA and AUX\_CL (Pins 6 and 7) are connected to the main I<sup>2</sup>C bus (Pins 23 and 24) through analog switches.

In the pass through mode the system processor can still access ITG-3050 data through the I<sup>2</sup>C interface.

## Secondary I<sup>2</sup>C Bus IO Logic Levels

The logic levels of the secondary I<sup>2</sup>C bus can be programmed to be either VDD or VLOGIC (see Sections 6 and 7).



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## Secondary I<sup>2</sup>C Bus Internal Pull-up Configuration

• I<sup>2</sup>C Master Mode Equivalent Circuit: The simplified equivalent circuit diagram below shows the ITG-3050 auxiliary I<sup>2</sup>C interface while in master mode. It should be noted that the AUX\_CL pin is an output only and is driven by a CMOS output buffer which does not require a pull-up resistor. The AUX\_DA pin is open drain and an internal pull-up resistor is used. The CMOS output buffer and the pull up resistor can be powered from VDD or VLOGIC. Please refer to Section 7.2 for more details.



ITG-3050 I<sup>2</sup>C Master Mode auxiliary I<sup>2</sup>C interface equivalent circuit



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

 Pass-Through Mode Equivalent Circuit: The simplified equivalent circuit diagram below shows the ITG-3050 I<sup>2</sup>C interface during pass-through mode. Internal analog switches are used to connect the primary and auxiliary I<sup>2</sup>C interfaces together (SCL to AUX\_CL through a buffer and SDA to AUX\_DA pins through a level shifter).



ITG-3050 Pass-Through Mode Equivalent Circuit



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 5.6 3<sup>rd</sup> Party Accelerometer Configurations

There are two options for connecting a 3<sup>rd</sup> party accelerometer to the system comprised of the ITG-3050 and the application processor.

## 5.6.1 3<sup>rd</sup> Party Accelerometer on ITG-3050 Auxiliary I<sup>2</sup>C Bus

The diagram below shows the accelerometer connected to the Auxiliary I<sup>2</sup>C bus of the ITG-3050. In this configuration, the application processor can communicate to the accelerometer directly by putting the ITG-3050 into Pass-Through Mode. Alternatively, the ITG-3050 can collect the accelerometer data and send it to the application processor.

For further information regarding I<sup>2</sup>C Master Mode and Pass-Through Mode, please refer to Section 5.5.

This configuration is useful since it provides a pin-compatible upgrade path to the MPU-3000 or IMU-3000 family of products, which feature an on-board Digital Motion Processor for MotionProcessing. The upgrade provides access to the software solutions described in Section 1.4.



## 5.6.2 3<sup>rd</sup> Party Accelerometer Connected to ITG-3050 Primary I<sup>2</sup>C Interface

The diagram below shows the accelerometer connected to the Primary I<sup>2</sup>C Bus of the ITG-3050. In this configuration, the applications processor can directly address the accelerometer via the I<sup>2</sup>C bus. However, an upgrade to the MPU-3000 or IMU-3000 family of products will require a new board layout.



#### 5.7 Internal Clock Generation

The ITG-3050 has a flexible clocking scheme, allowing for a variety of internal or external clock sources for the internal synchronous circuitry. This synchronous circuitry includes the signal conditioning and ADCs, various control circuits, and registers. An on-chip PLL provides flexibility in the allowable inputs for generating this clock.

Allowable internal sources for generating the internal clock are:



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

- An internal relaxation oscillator
- Any of the X, Y, or Z gyros (MEMS oscillators with a drift of only ±1% over temperature)

Allowable external clocking sources are:

- 32.768kHz square wave
- 19.2MHz square wave

Which source to select for generating the internal synchronous clock depends on the availability of external sources and the requirements for power consumption and clock accuracy. Most likely, these requirements will vary by mode of operation. For example, in a mode where the gyros are active, selecting the gyros as the clock source provides for a more-accurate clock source.

There are also start-up conditions to consider. When the ITG-3050 first starts up, the device operates off of its internal clock, until programmed to operate from another source. This allows the user, for example, to wait for the MEMS oscillators to stabilize before they are selected as the clock source.

#### 5.8 Clock Output

In addition, the ITG-3050 provides a clock output, which allows the device to operate synchronously with an external digital 3-axis accelerometer. Operating synchronously provides for higher-quality data, since the sampling instant for the sensor data can be set to be coincident for all sensors.

#### 5.9 Sensor Data Registers

The sensor data registers contain the latest gyro and temperature data. They are read-only registers, and are accessed via the Serial Interface. Data from these registers may be read anytime, however, the interrupt function may be used to determine when new data is available.

#### 5.10 FIFO

The ITG-3050 contains a 512-byte FIFO register that is accessible via the Serial Interface. The FIFO configuration register determines what data goes into it, with possible choices being gyro data, accelerometer data, temperature readings, and FSYNC input. A FIFO counter keeps track of how many bytes of valid data are contained in the FIFO. The FIFO register supports burst reads. The interrupt function may be used to determine when new data is available.

#### 5.11 Interrupts

Interrupt functionality is configured via the Interrupt Configuration register. Items that are configurable include the INT pin configuration, the interrupt latching and clearing method, and triggers for the interrupt. Items that can trigger an interrupt are (1) Clock generator locked to new reference oscillator (used when switching clock sources); (2) new data is available to be read (from the FIFO and Data registers); and (3) the ITG-3050 did not receive an acknowledge from the accelerometer on the Secondary I<sup>2</sup>C bus. The interrupt status can be read from the Interrupt Status register.

#### 5.12 Digital-Output Temperature Sensor

An on-chip temperature sensor and ADC are used to measure the ITG-3050 die temperature. The readings from the ADC can be read from the FIFO or the Sensor Data registers.

#### 5.13 Bias and LDO

The bias and LDO section generates the internal supply and the reference voltages and currents required by the ITG-3050. Its two inputs are an unregulated VDD of 2.1V to 3.6V and a VLOGIC logic reference supply voltage of 1.71V to VDD. The LDO output is bypassed by a 0.1µF capacitor at REGOUT.

#### 5.14 Charge Pump

An on-board charge pump generates the high voltage required for the MEMS oscillators. Its output is bypassed by a 2.2nF capacitor at CPOUT.



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 6 Digital Interface

#### 6.1 I<sup>2</sup>C Serial Interface

The internal registers and memory of the ITG-3050 can be accessed using the I<sup>2</sup>C interface.

#### Serial Interface

| Pin Number | Pin Name | Pin Description                                                |
|------------|----------|----------------------------------------------------------------|
| 8          | VLOGIC   | Digital I/O supply voltage. VLOGIC must be ≤ VDD at all times. |
| 9          | AD0      | I <sup>2</sup> C Slave Address LSB                             |
| 23         | SCL      | I <sup>2</sup> C serial clock                                  |
| 24         | SDA      | I <sup>2</sup> C serial data                                   |

#### 6.1.1 I<sup>2</sup>C Interface

 $I^2C$  is a two-wire interface comprised of the signals serial data (SDA) and serial clock (SCL). In general, the lines are open-drain and bi-directional. In a generalized  $I^2C$  interface implementation, attached devices can be a master or a slave. The master device puts the slave address on the bus, and the slave device with the matching address acknowledges the master.

The ITG-3050 always operates as a slave device when communicating to the system processor, which thus acts as the master. SDA and SCL lines typically need pull-up resistors to VDD. The maximum bus speed is 400kHz.

The slave address of the ITG-3050 is b110100X which is 7 bits long. The LSB bit of the 7 bit address is determined by the logic level on pin AD0. This allows two ITG-3050s to be connected to the same I<sup>2</sup>C bus. When used in this configuration, the address of the one of the devices should be b1101000 (pin AD0 is logic low) and the address of the other should be b1101001 (pin AD0 is logic high). The I<sup>2</sup>C address is stored in WHO AM I register.

#### I<sup>2</sup>C Communications Protocol

#### START (S) and STOP (P) Conditions

Communication on the I<sup>2</sup>C bus starts when the master puts the START condition (S) on the bus, which is defined as a HIGH-to-LOW transition of the SDA line while SCL line is HIGH (see figure below). The bus is considered to be busy until the master puts a STOP condition (P) on the bus, which is defined as a LOW to HIGH transition on the SDA line while SCL is HIGH (see figure below).

Additionally, the bus remains busy if a repeated START (Sr) is generated instead of a STOP condition.



**START and STOP Conditions** 



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

#### Data Format / Acknowledge

I<sup>2</sup>C data bytes are defined to be 8 bits long. There is no restriction to the number of bytes transmitted per data transfer. Each byte transferred must be followed by an acknowledge (ACK) signal. The clock for the acknowledge signal is generated by the master, while the receiver generates the actual acknowledge signal by pulling down SDA and holding it low during the HIGH portion of the acknowledge clock pulse.

If a slave is busy and is unable to transmit or receive another byte of data until some other task has been performed, it can hold SCL LOW, thus forcing the master into a wait state. Normal data transfer resumes when the slave is ready, and releases the clock line (refer to the following figure).



Acknowledge on the I2C Bus

## Communications

After beginning communications with the START condition (S), the master sends a 7-bit slave address followed by an 8<sup>th</sup> bit, the read/write bit. The read/write bit indicates whether the master is receiving data from or is writing to the slave device. Then, the master releases the SDA line and waits for the acknowledge signal (ACK) from the slave device. Each byte transferred must be followed by an acknowledge bit. To acknowledge, the slave device pulls the SDA line LOW and keeps it LOW for the high period of the SCL line. Data transmission is always terminated by the master with a STOP condition (P), thus freeing the communications line. However, the master can generate a repeated START condition (Sr), and address another slave without first generating a STOP condition (P). A LOW to HIGH transition on the SDA line while SCL is HIGH defines the stop condition. All SDA changes should take place when SCL is low, with the exception of start and stop conditions.



Complete I<sup>2</sup>C Data Transfer



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

To write the internal ITG-3050 registers, the master transmits the start condition (S), followed by the I<sup>2</sup>C address and the write bit (0). At the 9<sup>th</sup> clock cycle (when the clock is high), the ITG-3050 acknowledges the transfer. Then the master puts the register address (RA) on the bus. After the ITG-3050 acknowledges the reception of the register address, the master puts the register data onto the bus. This is followed by the ACK signal, and data transfer may be concluded by the stop condition (P). To write multiple bytes after the last ACK signal, the master can continue outputting data rather than transmitting a stop signal. In this case, the ITG-3050 automatically increments the register address and loads the data to the appropriate register. The following figures show single and two-byte write sequences.

## Single-Byte Write Sequence

| Master | S | AD+W |     | RA |     | DATA |     | Р |
|--------|---|------|-----|----|-----|------|-----|---|
| Slave  |   |      | ACK |    | ACK |      | ACK |   |

#### **Burst Write Sequence**

| Master | S | AD+W |     | RA |     | DATA |     | DATA |     | Р |
|--------|---|------|-----|----|-----|------|-----|------|-----|---|
| Slave  |   |      | ACK |    | ACK |      | ACK |      | ACK |   |

To read the internal ITG-3050 registers, the master sends a start condition, followed by the I<sup>2</sup>C address and a write bit, and then the register address that is going to be read. Upon receiving the ACK signal from the ITG-3050, the master transmits a start signal followed by the slave address and read bit. As a result, the ITG-3050 sends an ACK signal and the data. The communication ends with a not acknowledge (NACK) signal and a stop bit from master. The NACK condition is defined such that the SDA line remains high at the 9<sup>th</sup> clock cycle. The following figures show single and two-byte read sequences.

#### Single-Byte Read Sequence

| Master | S | AD+W |     | RA |     | S | AD+R |     |      | NACK | Р |
|--------|---|------|-----|----|-----|---|------|-----|------|------|---|
| Slave  |   |      | ACK |    | ACK |   |      | ACK | DATA |      |   |

#### **Burst Read Sequence**

| Master | S | AD+W |     | RA |     | Ø | AD+R |     |      | ACK |      | NACK | Р |
|--------|---|------|-----|----|-----|---|------|-----|------|-----|------|------|---|
| Slave  |   |      | ACK |    | ACK |   |      | ACK | DATA |     | DATA |      |   |



Document Number: PS-ITG-3050-00 Revision: 1.3 Release Date: 08/25/2011

# I<sup>2</sup>C Terms

| Signal | Description                                                                                |
|--------|--------------------------------------------------------------------------------------------|
| S      | Start Condition: SDA goes from high to low while SCL is high                               |
| AD     | Slave I <sup>2</sup> C address                                                             |
| W      | Write bit (0)                                                                              |
| R      | Read bit (1)                                                                               |
| ACK    | Acknowledge: SDA line is low while the SCL line is high at the 9 <sup>th</sup> clock cycle |
| NACK   | Not-Acknowledge: SDA line stays high at the 9 <sup>th</sup> clock cycle                    |
| RA     | ITG-3050 internal register address                                                         |
| DATA   | Transmit or received data                                                                  |
| Р      | Stop condition: SDA going from low to high while SCL is high                               |



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

#### 7 Serial Interface Considerations

## 7.1 ITG-3050 Supported Interfaces

The ITG-3050 supports I<sup>2</sup>C communications on both its primary (microprocessor) serial interface and its secondary (accelerometer) interface.

## 7.2 Logic Levels

The ITG-3050 I/O logic levels are set to be either VDD or VLOGIC, as shown in the table below.

## I/O Logic Levels vs. AUX\_VDDIO (Secondary I<sup>2</sup>C Bus IO Level)

| AUX_VDDIO | MICROPROCESSOR LOGIC LEVELS<br>(Pins: SDA, SCL, ADO, CLKIN, INT, FSYNC) | ACCELEROMETER LOGIC LEVELS (Pins: AUX_DA, AUX_CL) |  |  |
|-----------|-------------------------------------------------------------------------|---------------------------------------------------|--|--|
| 0         | VLOGIC                                                                  | VLOGIC                                            |  |  |
| 1         | VLOGIC                                                                  | VDD                                               |  |  |

#### Notes:

- 1. CLKOUT has logic levels that are always referenced to VDD
- 2. The power-on-reset value for AUX\_VDDIO is 0.

VLOGIC may be set to be equal to VDD or to another voltage, such that at all times VLOGIC is  $\leq$  VDD. When  $AUX\_VDDIO$  is set to 0 (its power-on-reset value), VLOGIC is the power supply voltage for both the microprocessor system bus and the accelerometer secondary bus, as shown in the figure of Section 7.2.1. When  $AUX\_VDDIO$  is set to 1, VLOGIC is the power supply voltage for the microprocessor system bus and VDD is the supply for the accelerometer secondary bus, as shown in the figure of Section 7.2.2.



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 7.2.1 AUX\_VDDIO = 0

The figure below shows logic levels and voltage connections for AUX\_VDDIO = 0. Note: Actual configuration will depend on the type of  $3^{rd}$ -party accelerometer used.



#### Notes:

- AUX\_VDDIO is bit 7 in Register 24, and determines the IO voltage levels of AUX\_DA and AUX\_CL (0 = set output levels relative to VLOGIC)
- 2. CLKOUT is always referenced to VDD
- 3. Other ITG-3050 logic IO are always referenced to VLOGIC

I/O Levels and Connections for AUX\_VDDIO = 0



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 7.2.2 AUX\_VDDIO = 1

When *AUX\_VDDIO* is set to 1 by the user, VLOGIC is the power supply voltage for the microprocessor system bus and VDD is the power supply for the accelerometer secondary bus, as shown in the figure below. This is useful when interfacing to a 3<sup>rd</sup>-party accelerometer where there is only one supply for both the logic and analog sections of the 3<sup>rd</sup> party accelerometer.



## Notes:

AUX\_VDDIO

- AUX\_VDDIO is bit 7 in Register 24, and determines the IO voltage levels of AUX\_DA and AUX\_CL (1 = set output levels relative to VDD)
- 2. CLKOUT is always referenced to VDD

1

- 3. Other ITG-3050 logic IO are always referenced to VLOGIC
- 4. Third-party accelerometer logic levels are referenced to VDD; setting INT1 and INT2 to open-drain configuration provides voltage compatibility when VDD ≠ VLOGIC. When VDD = VLOGIC, INT1 and INT2 may be set to push-pull outputs, and the external pull-up resistors will not be needed.

## I/O Levels and Connections for Two Example Power Configurations (AUX\_VDDIO = 1)

Note: Actual configuration will depend on the type of 3<sup>rd</sup>-party accelerometer used.



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 8 Assembly

This section provides general guidelines for assembling InvenSense Micro Electro-Mechanical Systems (MEMS) gyros packaged in Quad Flat No leads package (QFN) surface mount integrated circuits.

## 8.1 Orientation of Axes

The diagram below shows the orientation of the axes of sensitivity and the polarity of rotation. Note the pin 1 identifier in the figure.



Orientation of Axes of Sensitivity and Polarity of Rotation



Document Number: PS-ITG-3050-00

Revision: 1.3 Release Date: 08/25/2011

#### 8.2 **Package Dimensions:**







| SYMBOLS | DIMEN | ISIONS IN | MILLIMETERS |
|---------|-------|-----------|-------------|
|         | MIN   | NOM       | MAX         |
| Α       | 0.85  | 0.90      | 0.95        |
| A1      | 0.00  | 0.02      | 0.05        |
| b       | 0.18  | 0.25      | 0.30        |
| С       | -     | 0.20 REF. |             |
| D       | 3.90  | 4.00      | 4.10        |
| D2      | 2.95  | 3.00      | 3.05        |
| E       | 3.90  | 4.00      | 4.10        |
| E2      | 2.75  | 2.80      | 2.85        |
| е       | -     | 0.50      |             |
| f (e-b) | 0.20  | 0.25      | 0.32        |
| L       | 0.30  | 0.35      | 0.40        |
| L1      | 0.35  | 0.40      | 0.45        |
| I       | 0.20  | 0.25      | 0.30        |
| R       | 0.05  |           | 0.10        |
| S       | 0.05  |           | 0.15        |
| S1      | 0.15  | 0.20      | 0.25        |





Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 8.3 PCB Design Guidelines:

The Pad Diagram using a JEDEC type extension with solder rising on the outer edge is shown below. The Pad Dimensions Table shows pad sizing (mean dimensions) recommended for the ITG-3050 product.



JEDEC type extension with solder rising on outer edge



|   | SYMBOLS    | DIMENSIONS IN MILLIMETERS                | NOM  |
|---|------------|------------------------------------------|------|
|   |            |                                          |      |
|   | е          | Pad Pitch                                | 0.50 |
|   | b          | Pad Width                                | 0.25 |
|   | L          | Pad Length                               | 0.35 |
|   | <b>L</b> 1 | Pad Length                               | 0.40 |
|   | D          | Package Width                            | 4.00 |
| 4 | E          | Package Length                           | 4.00 |
|   | D2         | Exposed Pad Width                        | 3.00 |
|   | E2         | Exposed Pad Length                       | 2.80 |
|   |            | I/O Land Design Dimensions (Guidelines ) |      |
|   | D3         | I/O Pad Extent Width                     | 4.80 |
|   | E3         | I/O Pad Extent Length                    | 4.80 |
|   | С          | Land Width                               | 0.35 |
|   | Tout       | Outward Extension                        | 0.40 |
|   | Tin        | Tin Inward Extension                     |      |
|   | L2         | Land Length                              | 0.80 |
|   | L3         | Land Length                              | 0.85 |

PCB Dimensions Table (for PCB Lay-out Diagram)



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

#### 8.4 Assembly Precautions

## 8.4.1 Gyroscope Surface Mount Guidelines

InvenSense MEMS Gyros sense rate of rotation. In addition, gyroscopes sense mechanical stress coming from the printed circuit board (PCB). This PCB stress can be minimized by adhering to certain design rules:

When using MEMS gyroscope components in plastic packages, PCB mounting and assembly can cause package stress. This package stress in turn can affect the output offset and its value over a wide range of temperatures. This stress is caused by the mismatch between the Coefficient of Linear Thermal Expansion (CTE) of the package material and the PCB. Care must be taken to avoid package stress due to mounting.

Traces connected to pads should be as symmetric as possible. Maximizing symmetry and balance for pad connection will help component self alignment and will lead to better control of solder paste reduction after reflow.

Any material used in the surface mount assembly process of the MEMS gyroscope should be free of restricted RoHS elements or compounds. Pb-free solders should be used for assembly.

#### 8.4.2 Exposed Die Pad Precautions

The ITG-3050 has very low active and standby current consumption. The exposed die pad is not required for heat sinking, and should not be soldered to the PCB. Failure to adhere to this rule can induce performance changes due to package thermo-mechanical stress. There is no electrical connection between the pad and the CMOS.

#### 8.4.3 Trace Routing

Routing traces or vias under the gyro package such that they run under the exposed die pad is prohibited. Routed active signals may harmonically couple with the gyro MEMS devices, compromising gyro response. These devices are designed with the drive frequencies as follows:  $X = 33\pm3kHz$ ,  $Y = 30\pm3kHz$ , and  $Z=27\pm3kHz$ . To avoid harmonic coupling don't route active signals in non-shielded signal planes directly below, or above the gyro package. Note: For best performance, design a ground plane under the e-pad to reduce PCB signal noise from the board on which the gyro device is mounted. If the gyro device is stacked under an adjacent PCB board, design a ground plane directly above the gyro device to shield active signals from the adjacent PCB board.

#### 8.4.4 Component Placement

Do not place large insertion components such as keyboard or similar buttons, connectors, or shielding boxes at a distance of less than 6 mm from the MEMS gyro. Maintain generally accepted industry design practices for component placement near the ITG-3050 to prevent noise coupling and thermo-mechanical stress.

#### 8.4.5 PCB Mounting and Cross-Axis Sensitivity

Orientation errors of the gyroscope mounted to the printed circuit board can cause cross-axis sensitivity in which one gyro responds to rotation about another axis. For example, the X-axis gyroscope may respond to rotation about the Y or Z axes. The orientation mounting errors are illustrated in the figure below.

.



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011



Package Gyro Axes (---) Relative to PCB Axes (---) with Orientation Errors  $(\Theta \text{ and } \Phi)$ 

The table below shows the cross-axis sensitivity of the gyroscope for a given orientation error.

**Cross-Axis Sensitivity vs. Orientation Error** 

| Orientation Error<br>(θ or Φ) | Cross-Axis Sensitivity (sinθ or sinΦ) |
|-------------------------------|---------------------------------------|
| 00                            | 0%                                    |
| 0.5°                          | 0.87%                                 |
| 10                            | 1.75%                                 |

The specification for cross-axis sensitivity in Section 3.1 includes the effect of the die orientation error with respect to the package.

#### 8.4.6 MEMS Handling Instructions

MEMS (Micro Electro-Mechanical Systems) are a time-proven, robust technology used in hundreds of millions of consumer, automotive and industrial products. MEMS devices consist of microscopic moving mechanical structures. They differ from conventional IC products, even though they can be found in similar packages. Therefore, MEMS devices require different handling precautions than conventional ICs prior to mounting onto printed circuit boards (PCBs).

The ITG-3050 gyroscope has been qualified to a shock tolerance of 10,000*g*. InvenSense packages its gyroscopes as it deems proper for protection against normal handling and shipping. It recommends the following handling precautions to prevent potential damage.

- Do not drop individually packaged gyroscopes, or trays of gyroscopes onto hard surfaces. Components placed in trays could be subject to *g*-forces in excess of 10,000*g* if dropped.
- Printed circuit boards that incorporate mounted gyroscopes should not be separated by manually snapping apart. This could also create *g*-forces in excess of 10,000*g*.

#### 8.4.7 ESD Considerations

Establish and use ESD-safe handling precautions when unpacking and handling ESD-sensitive devices.

- Store ESD sensitive devices in ESD safe containers until ready for use. The Tape-and-Reel moisturesealed bag is an ESD approved barrier. The best practice is to keep the units in the original moisture sealed bags until ready for assembly.
- Restrict all device handling to ESD protected work areas that measure less than 200V static charge. Ensure that all workstations and personnel are properly grounded to prevent ESD.



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

#### 8.4.8 Reflow Specification

Qualification Reflow: The ITG-3050 gyroscope was qualified in accordance with IPC/JEDEC J-STD-020D.01. This standard classifies proper packaging, storage and handling in order to avoid subsequent thermal and mechanical damage during the solder reflow attachment phase of assembly. The classification specifies a sequence consisting of a bake cycle, a moisture soak cycle in a temperature humidity oven, followed by three solder reflow cycles and functional testing for qualification. All temperatures refer to the topside of the QFN package, as measured on the package body surface. The peak solder reflow classification temperature requirement is (260 +5/-0°C) for lead-free soldering of components measuring less than 1.6 mm in thickness.

Production Reflow: Check the recommendations of your solder manufacturer. For optimum results, production solder reflow processes should reduce exposure to high temperatures, and use lower ramp-up and ramp-down rates than those used in the component qualification profile shown for reference below.

Production reflow should never exceed the maximum constraints listed in the table and shown in the figure below. These constraints were used for the qualification profile, and represent the maximum tolerable ratings for the device.

## Maximum Temperature IR / Convection Solder Reflow Curve Used for Qualification



Temperature Set Points for IR / Convection Reflow Corresponding to Figure Above

| Ston | Setting                           |           | CONSTRAIN                  | гѕ                          |
|------|-----------------------------------|-----------|----------------------------|-----------------------------|
| Step | Setting                           | Temp (°C) | Time (sec)                 | Rate (°C/sec)               |
| Α    | T <sub>room</sub>                 | 25        |                            |                             |
| В    | $T_{Smin}$                        | 150       |                            |                             |
| С    | T <sub>Smax</sub>                 | 200       | 60 < t <sub>BC</sub> < 120 |                             |
| D    | T <sub>Liquidus</sub>             | 217       |                            | $r_{(TLiquidus-TPmax)} < 3$ |
| Е    | T <sub>Pmin [255°C, 260°C]</sub>  | 255       |                            | $r_{(TLiquidus-TPmax)} < 3$ |
| F    | T <sub>Pmax [ 260°C, 265°C]</sub> | 260       | $t_{AF} < 480$             | $r_{(TLiquidus-TPmax)} < 3$ |
| G    | T <sub>Pmin [255°C, 260°C]</sub>  | 255       | 10< t <sub>EG</sub> < 30   | $r_{(TPmax-TLiquidus)} < 4$ |
| Н    | T <sub>Liquidus</sub>             | 217       | $60 < t_{DH} < 120$        |                             |
| 1    | T <sub>room</sub>                 | 25        |                            |                             |

Note: For users  $T_{Pmax}$  must not exceed the classification temperature (260°C). For suppliers  $T_{Pmax}$  must equal or exceed the classification temperature.



Document Number: PS-ITG-3050-00

Revision: 1.3 Release Date: 08/25/2011

#### 8.4.9 **Storage Specifications**

The storage specification of the ITG-3050 gyroscope conforms to IPC/JEDEC J-STD-020D.01 Moisture Sensitivity Level (MSL) 3.

| Calculated shelf-life in moisture-sealed bag | 12 months Storage conditions: <40°C and <90% RH      |
|----------------------------------------------|------------------------------------------------------|
| After opening moisture-sealed bag            | 168 hours Storage conditions: ambient ≤30°C at 60%RH |

#### 8.5 **Package Marking Specification**



**Package Marking Specification** 



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 8.6 Tape & Reel Specification



## **Tape Dimensions**



## **Reel Outline Drawing**

**Reel Dimensions and Package Size** 

| PACKAGE | REEL (mm) |     |      |     |
|---------|-----------|-----|------|-----|
| SIZE    | L         | V   | w    | Z   |
| 4x4     | 330       | 100 | 13.2 | 2.2 |



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011



**Tape and Reel Specification** 

## **Reel Specifications**

| 11001 Opcomoduciono     |        |  |  |
|-------------------------|--------|--|--|
| Quantity Per Reel       | 5,000  |  |  |
| Reels per Box           | 1      |  |  |
| Boxes Per Carton (max)  | 3      |  |  |
| Pieces per Carton (max) | 15,000 |  |  |

## 8.7 Label





Pocation of Paper



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 8.8 Packaging



Moisture Barrier Bag With Labels



Reel in Box

Box with Tape & Reel Label



**Moisture-Sensitivity Caution Label** 



Document Number: PS-ITG-3050-00

4

Revision: 1.3

Release Date: 08/25/2011

# 9 Reliability

## 9.1 Qualification Test Policy

Before InvenSense products are released for production, they complete a series of qualification tests. The Qualification Test Plan for the ITG-3050 followed the JEDEC JESD47G.01 Standard, "Stress-Test-Driven Qualification of Integrated Circuits." The individual tests are described below.

#### 9.2 Qualification Test Plan

#### **Accelerated Life Tests**

| TEST                                                    | Method/Condition                                                                             | Lot<br>Quantity | Sample<br>/ Lot | Acc /<br>Reject<br>Criteria |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------------------|
| High Temperature Operating Life (HTOL/LFR)              | JEDEC JESD22-A108C, Dynamic,<br>3.63V biased, Tj>125°C<br>[read-points 168, 500, 1000 hours] | 3               | 77              | (0/1)                       |
| Highly Accelerated Stress<br>Test <sup>(1)</sup> (HAST) | JEDEC JESD22-A118<br>Condition A, 130°C, 85%RH, 33.3 psia., unbiased, [read-point 96 hours]  | 3               | 77              | (0/1)                       |
| High Temperature Storage<br>Life (HTS)                  | JEDEC JESD22-A103C, Cond. A, 125°C,<br>Non-Biased Bake<br>[read-points 168, 500, 1000 hours] | 3               | 77              | (0/1)                       |

## **Device Component Level Tests**

| TEST                         | Method/Condition                                                                                                       | Lot<br>Quantity | Sample<br>/ Lot | Acc /<br>Reject<br>Criteria |
|------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------------------|
| ESD-HBM                      | JEDEC JESD22-A114F, (1.5KV)                                                                                            | 1               | 3               | (0/1)                       |
| ESD-MM                       | JEDEC JESD22-A115-A, (200V)                                                                                            | 1               | 3               | (0/1)                       |
| Latch Up                     | JEDEC JESD78B Class II (2), 125°C;<br>Level B ±60mA                                                                    | 1               | 6               | (0/1)                       |
| Mechanical Shock             | JEDEC JESD22-B104C, Mil-Std-883H, method 2002.5, Cond. E, 10,000g's, 0.2ms, ±X, Y, Z – 6 directions, 5 times/direction | 3               | 30              | (0/1)                       |
| Vibration                    | JEDEC JESD22-B103B, Variable Frequency (random), Cond. B, 5-500Hz, X, Y, Z – 4 times/direction                         | 3               | 5               | (0/1)                       |
| Temperature Cycling (TC) (1) | JEDEC JESD22-A104D Condition N, [-40°C to +85°C], Soak Mode 2 [5'], 100 cycles                                         | 3               | 77              | (0/1)                       |

#### **Board Level Tests**

| TEST                                             | Method/Condition                                                                                                       | Lot<br>Quantity | Sample<br>/ Lot | Acc /<br>Reject<br>Criteria |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------------------|
| Board Mechanical Shock                           | JEDEC JESD22-B104C, Mil-Std-883H, method 2002.5, Cond. E, 10000g's, 0.2ms, +-X, Y, Z – 6 directions, 5 times/direction | 1               | 5               | (0/1)                       |
| Board<br>Temperature Cycling (TC) <sup>(1)</sup> | JEDEC JESD22-A104D Condition N,<br>[ -40°C to +85°C], Soak Mode 2 [5'], 100 cycles                                     | 1               | 40              | (0/1)                       |

<sup>(1)</sup> Tests are preceded by MSL3 Preconditioning in accordance with JEDEC JESD22-A113F



Document Number: PS-ITG-3050-00

Revision: 1.3

Release Date: 08/25/2011

## 10 Environmental Compliance

The ITG-3050 is RoHS and Green compliant.

The ITG-3050 is in full environmental compliance as evidenced in report HS-ITG-3050, Materials Declaration Data Sheet.

#### **Environmental Declaration Disclaimer:**

InvenSense believes this environmental information to be correct but cannot guarantee accuracy or completeness. Conformity documents for the above component constitutes are on file. InvenSense subcontracts manufacturing and the information contained herein is based on data received from vendors and suppliers, which has not been validated by InvenSense.

This information furnished by InvenSense is believed to be accurate and reliable. However, no responsibility is assumed by InvenSense for its use, or for any infringements of patents or other rights of third parties that may result from its use. Specifications are subject to change without notice. InvenSense reserves the right to make changes to this product, including its circuits and software, in order to improve its design and/or performance, without prior notice. InvenSense makes no warranties, neither expressed nor implied, regarding the information and specifications contained in this document. InvenSense assumes no responsibility for any claims or damages arising from information contained in this document, or from the use of products and services detailed therein. This includes, but is not limited to, claims or damages based on the infringement of patents, copyrights, mask work and/or other intellectual property rights.

Certain intellectual property owned by InvenSense and described in this document is patent protected. No license is granted by implication or otherwise under any patent or patent rights of InvenSense. This publication supersedes and replaces all information previously supplied. Trademarks that are registered trademarks are the property of their respective companies. InvenSense sensors should not be used or sold in the development, storage, production or utilization of any conventional or mass-destructive weapons or for any other weapons or life threatening applications, as well as in any other life critical applications such as medical equipment, transportation, aerospace and nuclear instruments, undersea equipment, power plant equipment, disaster prevention and crime prevention equipment.

InvenSense™ is a registered trademark of InvenSense, Inc. ITG-3050™, MPU™, MotionProcessing Unit™, MotionProcessor™, MotionApps™, MotionFusion™, Digital Motion Processor™, and DMP™ are trademarks of InvenSense, Inc.

©2011 InvenSense, Inc. All rights reserved.

