## 3.3V 5V 12V HOUSEKEEPING IC - Over voltage protection for 3.3V 5V and 12V without external components - Under voltage protection for 3.3V 5V and 12V without external components - Over voltage protection for -12V or -5V with external components - Externally adjustable under voltage blanking during power up - Power good input/output - Externally adjustable pg delay - Fault output - Remote output - Externally adjustable remote delay - Precision voltage reference - 2kV ESD protection #### **DESCRIPTION** The TSM1121 integrated circuit incorporates all sensing circuitry to regulate and protect from over voltage and under voltage a multiple curput power supply (3.3V, 5V and 12V). TSM1121 incorporates all the necessary functions for Housekeeping extures which allow safe operation in all conditions, and very high system integration TSM<sup>1</sup>121 integrates a pracise voltage reference. #### **APPLICATION** PC SMP Striple power line housekeeping ic (3.3 / 5 / 12V) ## ONDER CODE | Part | Temperatur | Package | | Marking | | |-----------|------------|---------|---|----------|--| | Number | e Range | N | D | Warking | | | TSM1121CN | 0 to 85°C | • | | TSM1121C | | | TSM1121CD | 0 to 85°C | | • | M1121 | | Note: **N** = Dual in Line Package (DIP) D = Small Outline Package (SO) - also available in Tape & Reel (DT) ## PN CONNECTIONS (top view) TSM1121 Pin Description ## 1 PIN DESCRIPTION | Name | Pin # | Туре | Function | |-------|-------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vcc | 14 | Power Supply | Positive Power Supply Line | | Gnd | 7 | Power Supply | Ground Line. 0V Reference For All Voltages | | Vs12 | 3 | Analog Input | Over and Under voltage Sense Input Dedicated to the 12V Line <sup>1</sup> | | Vs5 | 2 | Analog Input | Over and Under voltage Sense Input Dedicated to the 5V Line <sup>1)</sup> | | Vs33 | 1 | Analog Input | Over and Under voltage Sense Input Dedicated to the 3.3V Line <sup>1)</sup> | | Tuv | 6 | Timing Capacitor | Adjustable Under voltage Blanking Delay at Power Up (Setting Capacitor) | | Fault | 13 | Open Collector | Fault Output. Fault is high when Over or Under Voltage has been Detected | | PI | 5 | Analog Input | Power Good Input. Detection of the Power Conditions | | PG | 12 | Open Collector | Power Good Output. PG output is High when the Power Conditions are OK | | Tpg | 11 | Timing Capacitor | Adjustable Power Good Delay (Setting Capacitor) | | REM | 9 | Logic Input | Input Remote Control of the Complete System by the Motnerboard ( $\mu$ Controller). Remote is active high. Switch OFF/ON of the Power Supply. Reset of the Complete System after a FAULT Active ior. | | Trem | 10 | Timing Capacitor | Adjustable Remote Delay (Setting Capacitor). | | Vref | 8 | Voltage Reference | 2.5V Reference for all Voltages | | EP | 4 | Analog Input | Extra Protection Circuit. Can be used for -12V or -5V Over Voltage Protection. | <sup>1)</sup> Over and Under Voltage Inputs can go higher than Vcc within the allow a Max Rating range ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | DC Supply Voltage | Value | Unit | |--------|------------------------------------------------|------------|------| | Vcc | DC Supply Voltage <sup>1</sup> | 25 | V | | lout | Output Current Power Good | 30 | mA | | lo | Output current for the Valtage reference | 20 | mA | | VFault | Fault Ouput | 5 | V | | Pd | Power Dissipation. | 0.7 | W | | Tstg | Storage Temperature | -55 to 150 | °C | | ESD | Elec restatic Discharge | 2 | kV | | Tuv | P.Jiustable Under voltage Blanking At Power UP | 5 | V | | Εľ | Extra Protection | 5 | V | | | Power Good Input | 5 | V | | PG | Power Good Output | 5 | V | | Tpg | Adjustable Power Good Delay | 5 | V | | REM | Remote Control | 5 | V | | Trem | Adjustable Remote Delay | 5 | V | <sup>1)</sup> All voltage values, except differential voltage are with respect to network ground terminal. ## **OPERATING CONDITIONS** | Symbol | Parameter | Value | Unit | |--------|--------------------------------------|-----------|------| | Vcc | DC Supply Conditions | 4.5 to 24 | V | | Toper | Operating Free Air Temperature Range | 0 to 85 | °C | ## **2 ELECTRICAL CHARACTERISTICS** Tamb = 25°C and Vcc = 17V (unless otherwise specified) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |----------|-----------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------------| | Total Cu | rrent Consumption | | | | | | | Icc | Total Supply Current | | | 3 | 5 | mA | | | | and Under Voltage Protection | ) | | | | | Vov33 | Over Voltage Sense 3.3V | Input can go higher than Vcc | 3.8 | 4 | 4.2 | V | | Vov5 | Over Voltage Sense 5V | Input can go higher than Vcc | 5.8 | 6.1 | 6.4 | V | | Vov12 | Over Voltage Sense12V | Input can go higher than Vcc | 13.4 | 14.2 | 15 | V | | Vuv33 | Under Voltage Sense 3.3V | | 2.1 | 2.3 | 2.5 | V | | Vuv5 | Under Voltage Sense 5V | | 3.7 | 4 | 4.3 | <b>5</b> 7 | | Vuv12 | Under Voltage Sense 12V | | 9.2 | 10 | 10.3 | V | | Vep | Extra Over voltage Protection Threshold | | | 1.28 | | V | | Tfault | Fault Delay Before Latching | Internally Fixed Delay | | 100 | | μs | | Under Vo | oltage Blanking During Power Up | | 20 | O | 1.0 | | | _ | Under Voltage Blanking During Power | Cuv = 2.2μF | | | -22 | | | Tuv | Up (Vcc rising) | Adjustable Blanking | 100 | 300 | 500 | ms | | Thuv | Blanking Threshold | 101 | | 1.28 | | V | | | ood (PG) | Ole, | | 0 | | | | Vpgth | Power Good Voltage Threshold | 50 | 01 | 1.28 | | V | | Vpghyst | Power Good Voltage Threshold Hyster- | C C | | 70 | | mV | | Vpgol | esis Low Output Open Collector Saturation | Collector Current = 15mA | | 70 | 0.4 | | | Ipgoh | Voltage<br>High Output Open Collector Leakage | PG Output = 5V | | | 1 | <u>μ</u> Α | | | Current | 00 | | | ' | μΑ | | Tpgr | Power Good Output Rise Time | Load Capacitor = 100pF | | 1 | | μs | | Tpgf | Power Good Output Foli Time | Load Capacitor = 100pF | 100 | 1 | 500 | μs | | Tpg | Power Good Adjust able Delay | Load Capacitor Cpg=2.2μF | 100 | 300 | 500 | ms | | Plth | Power In, ut Detection Threshold | | | 1.28 | | V | | Fault | , e, , , C, , | | | | | | | | โลน't Output Saturation Voltage Level | IFault = 1mA | | 1 | | V | | Ifaultch | Sault Output Leakage Current Level | Vfault = 5V | | 1 | | μA | | Ramuta | Control (REM) | | | | | | | √remth | Remote ON/OFF Input Voltage Threshold | | 0.7 | 0.8 | 1 | V | | Vremih | High Input Remote Voltage | | 3.3 | 3.4 | | V | | Iremil | Low Input Remote Saturation Current | | | | 0.5 | mA | | Trem1 | Remote Adjustable Delay ON to OFF | Load Capacitor<br>Crem=0.1µF | 40 | 50 | 60 | ms | | Trem2 | Remote Adjustable Delay OFF to ON | Load Capacitor<br>Crem=0.1µF | 40 | 50 | 60 | ms | | Voltage | Reference | | | • | | | | Vref | Internal Voltage Reference | Io = 0mA | 2.46 | 2.5 | 2.54 | V | | Regline | Line regulation | Io = 0mA<br>4.5V <vcc<24v< td=""><td></td><td>4</td><td>10</td><td>mV</td></vcc<24v<> | | 4 | 10 | mV | | Regline | Line regulation | Io = 10mA | | 15 | | mV | | Regload | Load regulation <sup>1</sup> | 4.5V <vcc<24v<br>0<io<10ma< td=""><td></td><td>25</td><td></td><td>mV</td></io<10ma<></vcc<24v<br> | | 25 | | mV | | Negload | Load regulation | 5 .10 3 1011//1 | | 23 | | 1117 | <sup>1)</sup> Do not short circuit the Vref Pin Fig. 1: Application Schematic Fig. 2: Internal Schen axio Fig. 3: Detailed Internal Schematic # Principle of Operation and Application Hints ### TSM1121: Housekeeping IC. TSM1121 is a one chip solution for all PC SMPS: it integrates on one chip the Housekeeping Circuitry (Over Voltage and Under Voltage protections, with adequate sequencing). #### **Triple Power Line Protection** The TSM1121 Housekeeping Circuit is dedicated to 3.3V, 5V and 12V power lines protection. It integrates a Precision Voltage Reference, a Triple Over Voltage Protection Circuit and a Triple Under Voltage Protection Circuit as well as all the necessary logic and transient timing management circuits for optimal and secure communication with the motherboard, during start up, switch of and stabilized conditions. ## **Over Voltage Protection** The Over Voltage Protection Circuit is made of three comparators with internal voltage thresholds (Vov33, Vov5, Vov12) which do not require any external components for proper operation. The outputs of these three comparators are ORed. #### Under Valage Protection The Under Voltage Protection Circuit is made of three comparators with internal voltage thresholds (Vuv33, Vuv5, Vuv12) which do not require any external components for proper operation. The outputs of these three comparators are ORed, and blanked by an internal delay circuitry (Power Up Blanking - Tuv) which can be adjusted with an external capacitor (Cuv). This allows that during power up, the under voltage protection circuit is inhibited. #### **Latch OFF** The Over Voltage and Under Voltage Circuits outputs are again ORed before activating a latch. When activated, this latch commands the full switch OFF of the three main power lines (3.3V, 5V, 12V) by an external link between the housekeeping and the primary "Vivi circuits via the main optocoupler or any other device. Note that the Under Voltage Circuit, after Power Up UV blanking, bears no other delay to the latch setting input whereas the Over Voltage circuit bears an additional infault delay time. This allows an efficient projection against Output Short Circuit conditions. #### Fower Good The Over Voltage and Under Voltage Circuits are Ored to switch the Power Good output active (PG) to warn the motherboard that the voltage of at least one of the three power lines is out of range. The PG activation bears an internal Tpg delay circuitry which can be adjusted with an external capacitor (Cpg). #### **Remote Control** Thanks to this information link to the motherboard, a resetting signal to the latch is achievable with the Remote pin (REM). When the Remote pin is active, the external Fault link between Housekeeping circuit and the PWM generator is active (high = PWM OFF) and the PG pin is active (high). Note that to reset effectively the latch, a minimum width Remote pulse should be applied thanks to an internal delay circuitry (Trem) which can be adjusted with an external capacitor (Crem). ## **3 APPLICATION INFORMATION** ## 1 - Rem On/Off Vcc \_\_Gnd\_ Vs5 EP&PI=Vref ## 2 - Pi & Vs5 On/Off Pg \_ ## 3 - OVP Rem On/Off, Tuv start up OK ## 4 - OVP Rem On/Off, Tuv start up NOK #### Truth Table for OVP and UVP detection | EP | PI | Vsxx | Rem | Fault | PG | Power supply state | |--------|--------|----------------|------------------|-------|-----|--------------------| | Vref | Vref | OK | 1 | 1 | 0 | Remote | | Vref | Vref | OK | 0 | 0 | 1 | OK | | Vref | Vref | OVP on Vsxx | 0 | 1 | 0 | OVP detected | | Vref | Vref | OK | 0 | 1 | 1 | Fault latched | | Vref | Vref | OK | 1 | 1 | 0 | Remote | | Vref | Vref | OK | 0 | 0 | 1 | OK | | Vref | <1.28V | OK | 0 | 0 | 0 | UVP detected on PI | | Vref | Vref | OK | 0 | 0 | 1 | OK | | <1.28V | Vref | OK | 0 | 1 | 0 | UVP detected on EP | | Vref | Vref | OK | 0 | 1 | 0 | Fault 'atuned | | Vref | Vref | OK | 1 | 1 | 0 | Remote | | Vref | Vref | OK | 0 | 0 | 1 | OK | | | ~1°C | OK<br>OK<br>OK | , O <sub>X</sub> | solet | Pro | 900 | ## **4 PACKAGE MECHANICAL DATA** ## **Plastic DIP-14 MECHANICAL DATA** | DIM. | | mm. | | | inch | | |-------|------|-------|------|-------|-------|-------| | DIWI. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | a1 | 0.51 | | | 0.020 | | | | В | 1.39 | | 1.65 | 0.055 | | 0.065 | | b | | 0.5 | | | 0.020 | | | b1 | | 0.25 | | | 0.010 | 4(5) | | D | | | 20 | | 111 | 0.787 | | E | | 8.5 | | | 0.03년 | 7 | | е | | 2.54 | | | ე.100 | | | e3 | | 15.24 | | 9% | 0.600 | | | F | | | 7.1 | Ole, | | 0.280 | | I | | | 5.1 | | | 0.201 | | L | | 3.3 | Ob | | 0.130 | | | Z | 1.27 | | 2.54 | 0.050 | | 0.100 | ## 5 PACKAGE MECHANICAL DATA ## SO-14 MECHANICAL DATA | DIM | | mm. | | | inch | | | |------|------|------|------|--------|-------|-------|--| | DIM. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | | А | | | 1.75 | | | 0.068 | | | a1 | 0.1 | | 0.2 | 0.003 | | 0.007 | | | a2 | | | 1.65 | | | 0.064 | | | b | 0.35 | | 0.46 | 0.013 | | 0.018 | | | b1 | 0.19 | | 0.25 | 0.007 | | 0.010 | | | С | | 0.5 | | | 0.019 | | | | c1 | | | 45° | (typ.) | | | | | D | 8.55 | | 8.75 | 0.336 | | 0.344 | | | E | 5.8 | | 6.2 | 0.228 | | 7.241 | | | е | | 1.27 | | | 0.050 | 10,0 | | | e3 | | 7.62 | | | 0 300 | | | | F | 3.8 | | 4.0 | 0.149 | | 0.157 | | | G | 4.6 | | 5.3 | 0.181 | 2 | 0.208 | | | L | 0.5 | | 1.27 | 0.010 | | 0.050 | | | М | | | 0.68 | | | 0.026 | | | S | | | 8° / | max.\ | | • | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics # © 2003 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom http://www.st.com