

SNOSAS2A-OCTOBER 2010-REVISED APRIL 2013

# DS26C31MQML CMOS Quad TRI-STATE Differential Line Driver

Check for Samples: DS26C31MQML

## FEATURES

- TTL Input Compatible
- Outputs Will Not Load Line When V<sub>CC</sub> = 0V
- Meets the Requirements of EIA Standard RS-422
- Operation from Single 5V Supply
- TRI-STATE Outputs for Connection to System
  Buses
- Low Quiescent Current

## DESCRIPTION

The DS26C31 is a quad differential line driver designed for digital data transmission over balanced lines. The DS26C31 meets all the requirements of EIA standard RS-422 while retaining the low power characteristics of CMOS. The DS26C31 is compatible with EIA standard RS-422; however, one exception in test methodology is taken. This enables the construction of serial and terminal interfaces while maintaining minimal power consumption.

The DS26C31 accepts TTL or CMOS input levels and translates these to RS-422 output levels. This part uses special output circuitry that enables the drivers to power down without loading down the bus. This device has enable and disable circuitry common to all four drivers. The DS26C31 is pin compatible to the AM26LS31 and the DS26LS31.

All inputs are protected against damage due to electrostatic discharge by diodes to  $V_{CC}$  and ground.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

### **Connection Diagram**









### Truth Table <sup>(1)</sup>

| ENABLE  | ENABLE ENABLE |   | Non-Inverting | Inverting |
|---------|---------------|---|---------------|-----------|
|         |               |   | Output        | Output    |
| L       | L H           |   | Z             | Z         |
| All o   | ther          | L | L             | Н         |
| combina | tions of      | Н | Н             | L         |
| enable  | inputs        |   |               |           |

(1) L = Low logic state

X = Irrelevant

H = High logic state

Z = TRI-STATE (high impedance)



SNOSAS2A-OCTOBER 2010-REVISED APRIL 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage (V <sub>CC</sub> )                             | -0.5V to 7.0V                            |
|---------------------------------------------------------------|------------------------------------------|
| DC Input Voltage (V <sub>I</sub> )                            | -1.5V to V <sub>CC</sub> +0.5V           |
| DC Output Voltage (V <sub>O</sub> )                           | -0.5V to 7V                              |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> )      | ±20 mA                                   |
| DC Output Current, per pin (I <sub>O</sub> )                  | ±150 mA                                  |
| DC V <sub>CC</sub> or Gnd Current, per pin (I <sub>CC</sub> ) | ±150 mA                                  |
| Storage Temperature Range (T <sub>Stg</sub> )                 | $-65^{\circ}C \le T_A \le +150^{\circ}C$ |
| Lead Temperature (T <sub>L</sub> ) Soldering, 4 sec.          | 260°C                                    |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not verify specific performance limits. For verified specifications and test conditions, see the Electrical Characteristics. The verified specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

(2) Unless otherwise specified, all voltages are referenced to ground. All currents into device pins are positive, all currents out of device pins are negative.

### **Operating Conditions**

|                                                               | Min  | Max             | Units |
|---------------------------------------------------------------|------|-----------------|-------|
| Supply Voltage (V <sub>CC</sub> )                             | 4.50 | 5.50            | V     |
| DC Input or Output Voltage (V <sub>I</sub> , V <sub>O</sub> ) | 0    | V <sub>CC</sub> | V     |
| Operating Temperature Range (T <sub>A</sub> )                 | -55  | +125            | °C    |

### **Quality Conformance Inspection**

#### Table 1. Mil-Std-883, Method 5005 - Group A

| Subgroup | Description         | Temp °C |
|----------|---------------------|---------|
| 1        | Static tests at     | +25     |
| 2        | Static tests at     | +125    |
| 3        | Static tests at     | -55     |
| 4        | Dynamic tests at    | +25     |
| 5        | Dynamic tests at    | +125    |
| 6        | Dynamic tests at    | -55     |
| 7        | Functional tests at | +25     |
| 8A       | Functional tests at | +125    |
| 8B       | Functional tests at | -55     |
| 9        | Switching tests at  | +25     |
| 10       | Switching tests at  | +125    |
| 11       | Switching tests at  | -55     |
| 12       | Settling time at    | +25     |
| 13       | Settling time at    | +125    |
| 14       | Settling time at    | -55     |

### **DS26C31M Electrical Characteristics DC Parameters**

|                                     | Parameter                           | Test Conditions                                                     | Notes    | Min | Max  | Unit | Sub-<br>groups |  |
|-------------------------------------|-------------------------------------|---------------------------------------------------------------------|----------|-----|------|------|----------------|--|
| V <sub>IH</sub>                     | Logical "1" Input Voltage           |                                                                     |          | 2.0 |      | V    | 1, 2, 3        |  |
| V <sub>IL</sub>                     | Logical "0" Input Voltage           |                                                                     |          |     | 0.8  | V    | 1, 2, 3        |  |
| V <sub>OH</sub>                     | Logical "1" Output Voltage          |                                                                     |          | 2.5 |      | V    | 1, 2, 3        |  |
| V <sub>OL</sub>                     | Logical "0" Output Voltage          |                                                                     |          |     | 0.5  | V    | 1, 2, 3        |  |
| V <sub>T</sub>                      | Differential Output Voltage         | $R_{L} = 100\Omega, V_{CC} = 4.5V$                                  | (1)      | 2.0 |      | V    | 1, 2, 3        |  |
| V <sub>T</sub>   -   <del>V</del> T | Difference in Differential Output   | $R_{L} = 100\Omega, V_{CC} = 4.5V$                                  | (1)      |     | 0.4  | V    | 1, 2, 3        |  |
| V <sub>OS</sub>                     | Common Mode Output Voltage          | $R_{L} = 100\Omega, V_{CC} = 5.5V$                                  | (1)      |     | 3.0  | V    | 1, 2, 3        |  |
| Vos-Vos                             | Diff in Common Mode Output          | $R_{L} = 100\Omega, V_{CC} = 5.5V$                                  | (1)      |     | 0.4  | V    | 1, 2, 3        |  |
| l <sub>l</sub>                      | Input Current                       | $V_{I} = V_{CC}$ , Gnd, $V_{IH}$ , or $V_{IL}$ ,<br>$V_{CC} = 5.5V$ |          |     | ±1.0 | μA   | 1, 2, 3        |  |
| I <sub>CC</sub>                     | Quiescent Power Supply Current      | $I_{O} = 0\mu A, V_{I} = V_{CC} \text{ or } Gnd, \\ V_{CC} = 5.5V$  | (2)      |     | 500  | μA   | 1, 2, 3        |  |
|                                     |                                     | $I_{O} = 0\mu A, V_{I} = 2.4V \text{ or } 0.5V, V_{CC} = 5.5V$      | (2)      |     | 2.1  | mA   | 1, 2, 3        |  |
| I <sub>OZ</sub>                     | TRI-STATE Output Leakage<br>Current |                                                                     |          |     | ±5.0 | μA   | 1, 2, 3        |  |
| I <sub>SC</sub>                     | Output Short Circuit Current        | $V_{I} = V_{CC}$ or Gnd, $V_{CC} = 5.5V$                            | (1), (3) | -30 | -150 | mA   | 1, 2, 3        |  |
| I <sub>Off</sub>                    | Output Leakage Current "Power       | $V_{CC} = 0V, V_O = 6V$                                             |          |     | 100  | μA   | 1, 2, 3        |  |
|                                     | Off"                                | $V_{CC} = 0V, V_{O} = 0V$                                           |          |     | -100 | μA   | 1, 2, 3        |  |

(1) See EIA Specification RS-422 for exact test conditions.

(2) Measured per input. All other inputs at  $V_{CC}$  or GND.

(3) This is the current sourced when a high output is shorted to ground. Only one output at a time should be shorted.

### DS26C31M Electrical Characteristics AC Parameters - Propagation Delay Time (see Figure 26)

The following conditions apply, unless otherwise specified.  $V_{CC} = 5V$ ,  $t_R \le 6ns$ ,  $t_F \le 6ns$ 

|                  | Parameter                  | Test Conditions | Notes | Min | Max | Unit | Sub-<br>groups |
|------------------|----------------------------|-----------------|-------|-----|-----|------|----------------|
| t <sub>PLH</sub> | Input to Output Prop Delay | Figure 27       |       |     | 14  | ns   | 9, 10, 11      |
| t <sub>PHL</sub> | Input to Output Prop Dalay | Figure 27       |       |     | 14  | ns   | 9, 10, 11      |
|                  | Skew                       |                 | (1)   |     | 3.0 | ns   | 9, 10, 11      |
| t <sub>TLH</sub> | Output Rise Time           | Figure 29       |       |     | 14  | ns   | 9, 10, 11      |
| t <sub>THL</sub> | Output Fall Time           | Figure 29       |       |     | 14  | ns   | 9, 10, 11      |
| t <sub>PZH</sub> | Output Enable Time         | Figure 28       |       |     | 22  | ns   | 9, 10, 11      |
| t <sub>PZL</sub> | Output Enable Time         | Figure 28       |       |     | 28  | ns   | 9, 10, 11      |
| t <sub>PHZ</sub> | Output Disable Time        | Figure 28       | (2)   |     | 12  | ns   | 9, 10, 11      |
| t <sub>PLZ</sub> | Output Disable Time        | Figure 28       | (2)   |     | 14  | ns   | 9, 10, 11      |

(1) Skew is defined as the difference in propagation delays between complimentary outputs at the 50% point.

(2) Output disable time is the delay from ENABLE or ENABLE being switched to the output transistors turning off.



# DS26C31MQML



**Typical Performance Characteristics** 













Texas INSTRUMENTS

#### SNOSAS2A-OCTOBER 2010-REVISED APRIL 2013

1.5

1.0

0.5

0

-40

-15

10

35

T<sub>A</sub>-TEMPERATURE-C Figure 9.

**tSK-COMPLEMENTARY SKEW-ns** 

**Complementary Skew vs** Temperature

 $V_{CC} = 5V$ 

60

85

www.ti.com **Typical Performance Characteristics (continued)** Complementary Skew vs Power Supply Voltage 1.5 tsk-complementary skew-ns  $T_A = 25^{\circ}C$ 1.0 0.5 0 5.50 4.50 4.75 5.00 5.25  $V_{CC}$ -POWER SUPPLY VOLTAGE-V Figure 10. Differential Output Voltage vs Output Current

5.0

4.5

4.0

3.5

3.0

2.5

2.0

1.5

4.0

0

V<sub>CC</sub> 4.5 =

20

V<sub>OD</sub>-DIFFERENTIAL OUTPUT VOLTAGE-V







40

I<sub>OH</sub>-OUTPUT HIGH CURRENT-mA

Figure 13.

60

80

#### $T_A = 25°C$ = 5.5V cc

 $T_A = 25 °C$ 

 $V_{\rm CC} = \overline{5.0V}$ 

80

60

 $V_{CC} = 5.5V$ 

40

IO-OUTPUT CURRENT-mA

Figure 12.

Output High Voltage vs Output High Current



6

0

20



SNOSAS2A-OCTOBER 2010-REVISED APRIL 2013



# DS26C31MQML

### SNOSAS2A-OCTOBER 2010-REVISED APRIL 2013



www.ti.com



8



SNOSAS2A-OCTOBER 2010-REVISED APRIL 2013

## AC TEST CIRCUIT AND SWITCHING TIME WAVEFORMS





#### Figure 26. AC Test Circuit



Figure 27. Propagation Delays



Figure 28. Enable and Disable Times

# DS26C31MQML

SNOSAS2A-OCTOBER 2010-REVISED APRIL 2013



www.ti.com



Input pulse; f = 1 MHz, 50%;  $t_r \le 6$  ns,  $t_f \le 6$  ns

Figure 29. Differential Rise and Fall Times



 $*R_T$  is optional although highly recommended to reduce reflection.





Page

www.ti.com

#### SNOSAS2A-OCTOBER 2010-REVISED APRIL 2013

### **REVISION HISTORY**

#### Table 2. Revision History

| Released   | Revision | Section                       | Changes                                                                                              |
|------------|----------|-------------------------------|------------------------------------------------------------------------------------------------------|
| 10/26/2010 | A        | New Release, Corporate format | 1 MDS data sheets converted into one Corp. data sheet format. MNDS26C31M-X Rev 0B0 will be archived. |

#### Changes from Original (April 2013) to Revision A

| • | Changed layout of National Data Sheet to TI format 1 | 10 |  |
|---|------------------------------------------------------|----|--|
|---|------------------------------------------------------|----|--|



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)                                    | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|------------------------------------------------------------|---------|
| DS26C31ME/883    | ACTIVE        | LCCC         | NAJ                | 20   | 50             | RoHS & Green        | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | DS26C31ME/<br>883 Q<br>5962-91639<br>01M2A ACO<br>01M2A >T | Samples |
| DS26C31MJ/883    | ACTIVE        | CDIP         | NFE                | 16   | 25             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | DS26C31MJ/883<br>5962-9163901MEA Q                         | Samples |
| DS26C31MW/883    | ACTIVE        | CFP          | NAD                | 16   | 19             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | DS26C31MW<br>/883 Q<br>5962-91639<br>01MFA ACO<br>01MFA >T | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TEXAS INSTRUMENTS

www.ti.com

8-Sep-2023

## TUBE



# - B - Alignment groove width

#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DS26C31ME/883 | NAJ          | LCCC         | 20   | 50  | 470    | 11     | 3810   | 0      |
| DS26C31MJ/883 | NFE          | CDIP         | 16   | 25  | 506.98 | 15.24  | 13440  | NA     |
| DS26C31MJ/883 | NFE          | CDIP         | 16   | 25  | 506.98 | 15.24  | 13440  | NA     |
| DS26C31MW/883 | NAD          | CFP          | 16   | 19  | 502    | 23     | 9398   | 9.78   |

# **MECHANICAL DATA**

# NAJ0020A





# **MECHANICAL DATA**

# NFE0016A









## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated