

Data sheet acquired from Harris Semiconductor SCHS041D - Revised October 2003

# **CMOS Quad 3-State R/S Latches**

High-Voltage Types (20-Volt Rating) Quad NOR R/S Latch - CD4043B Quad NAND R/S Latch - CD4044B

■CD4043B types are quad crosscoupled 3-state CMOS NOR latches and the CD4044B types are quad cross-coupled 3state CMOS NAND latches. Each latch has a separate Q output and individual SET and RESET inputs. The Q outputs are controlled by a common ENABLE input. A logic "1" or high on the ENABLE input connects the latch states to the Q outputs. A logic "0" or low on the ENABLE input disconnects the latch states from the Q outputs, resulting in an open circuit condition on the Q outputs. The open circuit feature allows common busing of the outputs.

The CD4043B and CD4044B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line packages (E suffix), 16-lead small-outline packages (D, DR, DT, DW, DWR, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).



Fig. 1 — Logic diagrams.

# **CD4043B, CD4044B Types**

#### Features:

- 3-state outputs with common output **ENABLE**
- Separate SET and RESET inputs for
- **NOR and NAND configurations**
- 5-V, 10-V, and 15-V parametric ratings
- Standardized symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 μA at 18 V over full package temperature range; 100 nA at 18 V and 25°C
- Noise margin (over full package temperature range):  $1 \text{ V at V}_{DD} = 5 \text{ V}$

2 V at V<sub>DD</sub> = 10 V 2.5 V at VDD = 15 V

■ Meets all requirements of JEDEC Tentative Standard No. 138, "Standard Specifications for Description of 'B' Series CMOS Devices"

#### Applications:

- Holding register in multi-register system
- Four bits of independent storage with output ENABLE

- 54

- S3

- 03

Q2

9205-2447681

TOP VIEW

CD4043B

SREI 0 OC'

△ DOMINATED BY S=1 INPUT CD4043B

- Strobed register
- General digital logic

ENABLE

R2

٧ss

NC = NO CONNECTION

OPEN CIRCUIT

- CD4643B for positive logic systems
- CD4044B for negative logic systems







CD4044B

**TERMINAL ASSIGNMENTS** 

|          | s   | R | E | Q   |
|----------|-----|---|---|-----|
|          | х   | х | 0 | OC* |
|          | - 1 | 1 | 1 | NC+ |
|          | 0   | 1 | 1 | 1   |
|          | 1   | 0 | 1 | 0   |
|          | 0   | 0 | 1 |     |
| OPEN CII |     |   |   |     |

A DOMINATED BY R=O INPUT

CD4044B

#### MAXIMUM RATINGS, Absolute-Maximum Values:

| DC SUPPLY-VOLTAGE RANGE, (VDD)                                           |                |
|--------------------------------------------------------------------------|----------------|
| Voltages referenced to V <sub>SS</sub> Terminal)                         |                |
| INPUT VOLTAGE RANGE, ALL INPUTS                                          |                |
| DC INPUT CURRENT, ANY ONE INPUT                                          | ±10mA          |
| POWER DISSIPATION PER PACKAGE (PD):                                      |                |
| For T <sub>A</sub> = -55°C to +100°C                                     | 500mW          |
| For T <sub>A</sub> = +100°C to +125°C                                    |                |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                 |                |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package                     | Types) 100mW   |
| OPERATING-TEMPERATURE RANGE (TA)                                         | 55°C to +125°C |
| STORAGE TEMPERATURE RANGE (Tstg)                                         | 65°C to +150°C |
| LEAD TEMPERATURE (DURING SOLDERING):                                     |                |
| At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s m | ax+265°C       |

#### **TRUTH TABLES**

Recommended Operating Conditions TA=25°C For maximum reliability, nominal operating conditions should be selected so that operation is always within the following range

| cion is aiways within the                                                    | 101101                 | ****** | ungo |       |
|------------------------------------------------------------------------------|------------------------|--------|------|-------|
| Characteristic **                                                            | V <sub>DD</sub><br>(V) | Min.   | Max. | Units |
| Supply-Voltage Range<br>{T <sub>A</sub> = Full Package<br>Temperature Range) |                        | 3      | 18   | v     |
| SET or RESET                                                                 | 5                      | 160    | -    |       |
| Pulse Width, t <sub>W</sub>                                                  | 10                     | 80     | -    | ns    |
|                                                                              | 15                     | 40     | -    |       |

#### **STATIC ELECTRICAL CHARACTERISTICS**

| CHARACTER-                                     | COND      | HOITION    |                        | LIM           | ITS AT     | INDICAT | ED TEN | IPERAT | URES (° | C)   | UNITS |
|------------------------------------------------|-----------|------------|------------------------|---------------|------------|---------|--------|--------|---------|------|-------|
|                                                | Vo<br>(V) | VIN<br>(V) | V <sub>DD</sub><br>(V) | -55           | <b>-40</b> | +85     | +125   | Min.   | Typ.    | Max. |       |
| Quiescent Device                               | _         | 0,5        | 5                      | 1             | 1          | 30      | 30     | _      | 0.02    | 1    |       |
| Current,                                       | _         | 0,10       | 10                     | 2             | 2          | 60      | 60 '   | -      | 0.02    | 2    | μА    |
| IDD Max.                                       | _         | 0,15       | 15                     | 4             | 4          | 120     | 120    | -      | 0.02    | 4    | μΑ    |
|                                                | - 1       | 0,20       | 20                     | 20            | 20         | 600     | 600    | _      | 0.04    | 20   |       |
| Output Low                                     | 0.4       | 0,5        | 5                      | 0.64          | 0.61       | 0.42    | 0.36   | 0.51   | 1       | -    |       |
| (Sink) Current                                 | 0.5       | 0,10       | 10                     | 1.6           | 1.5        | 1.1     | 0.9    | 1.3    | 2.6     | _    |       |
| IOL Min.                                       | 1.5       | 0,15       | 15                     | 4.2           | 4          | 2.8     | 2.4    | 3.4    | 6.8     | _    |       |
| Output High                                    | 4.6       | 0,5        | 5                      | -0.64         | -0.61      | -0.42   | -0.36  | -0.51  | -1      | _    | mA    |
| (Source)                                       | 2.5       | 0,5        | 5                      | -2            | -1.8       | -1.3    | -1.15  | -1.6   | -3.2    | -    |       |
| Current,                                       | 9.5       | 0,10       | 10                     | -1.6          | -1.5       | -1.1    | -0.9   | -1.3   | -2.6    | _    |       |
| IOH Min.                                       | 13.5      | 0,15       | 15                     | -4.2          | -4         | -2.8    | -2.4   | -3.4   | -6.8    | _    |       |
| Output Voltage:                                | -         | 0,5        | 5                      | 0.05 - 0 0.09 |            |         |        |        | 0.05    |      |       |
| Low-Level,                                     | -         | 0,10       | 10                     |               | 0          | .05     |        | _      | 0       | 0.05 |       |
| VOL Max.                                       |           | 0,15       | 15                     |               | 0          | .05     |        | -      | 0       | 0.05 | V     |
| Output Voltage:                                | -         | 0,5        | 5                      | 1             | 4          | .95     | '      | 4.95   | 5       | -    |       |
| High-Level,                                    | _         | 0,10       | 10                     |               | 9          | .95     |        | 9.95   | 10      | _    |       |
| VOH Min.                                       | _         | 0,15       | 15                     |               | 14         | 1.95    |        | 14.95  | 15      | -    |       |
| Input Low                                      | 0.5, 4.5  | -          | 5                      |               | ,          | 1.5     |        | _      | -       | 1.5  |       |
| Voltage,                                       | 1, 9      | _          | 10                     |               |            | 3       |        |        |         | 3    |       |
| V <sub>IL</sub> Max.                           | 1.5,13.5  |            | 15                     |               |            | 4       |        | _      |         | 4    | l v l |
| Input High                                     | 0.5, 4.5  | _          | 5                      |               |            | 3.5     |        | 3.5    |         |      | *     |
| Voltage,                                       | 1, 9      |            | 10                     |               |            | 7       |        | 7      |         |      |       |
| VIH Min.                                       | 1.5, 3.5  | _          | 15                     |               | 11         |         | 11     |        | _       |      |       |
| Input Current<br>IJN Max.                      | _         | 0,18       | 18                     | ±0.1          | ±0.1       | ±1      | ±1     |        | ±10-5   | ±0.1 | μΑ    |
| 3-State Output<br>Leakage Current<br>IOUT Max. | 0,18      | 0,18       | 18                     | ±0.4          | ±0.4       | ±12     | ±12    | _      | ±10-4   | ±0.4 | μΑ    |



Fig. 2 — Typical output low (sink) current characteristics.



Fig. 3 — Minimum output low (sink) current characteristics.



Fig. 4 — Typical output high (source) current characteristics.

# CD4043B, CD4044B Types

# DYNAMIC ELECTRICAL CHARACTERISTICS at $T_A$ = 25° C; Input $t_r$ , $t_f$ = 20 ns, $C_L$ = 50 pF, $R_L$ = 200 K $\Omega$

| CHARACTERISTIC                                    | V <sub>DD</sub> | 1    | IMITS TYPES | UNITS |  |
|---------------------------------------------------|-----------------|------|-------------|-------|--|
|                                                   | (V)             | TYP. | MAX.        |       |  |
| Propagation Delay                                 | 5               | 150  | 300         |       |  |
| Time: tpHL, tpLH                                  | 10              | 70   | 140         | ns    |  |
| SET or RESET to Q                                 | 15              | 50   | 100         |       |  |
| 3-State Propagation Delay                         | 5               | 115  | 230         |       |  |
| Time: ENABLE to Q                                 | 10              | 55   | 110         | ns    |  |
| tpHZ, tpZH                                        | 15              | 40   | 80          |       |  |
|                                                   | 5               | 90   | 180         |       |  |
| tPLZ, tPZL                                        | 10              | 50   | 100         | ns    |  |
|                                                   | 15              | 35   | 70          |       |  |
| Transition Time:                                  | 5               | 100  | 200         |       |  |
| tTHL, tTLH                                        | 10              | 50   | 100         | ns    |  |
|                                                   | 15              | 40   | 80          |       |  |
| Minimum                                           | 5               | 80   | 160         |       |  |
| SET or RESET                                      | 10              | 40   | 80          | ns    |  |
| Pulse Width, t <sub>W</sub>                       | 15              | 20   | 40          |       |  |
| Input Capacitance,<br>(Any Input) C <sub>IN</sub> |                 | 5    | 7.5         | рF    |  |

Fig. 5 — Minimum output high (source) current characteristics.



**TEST CIRCUITS** 



Fig. 7 — Typical propagation delay time vs. load capacitance—SET, RESET to Q, Q.



Fig. 8 — Typical power dissipation vs. frequency.

Fig. 6 — Typical transition time vs. load capacitance.



Fig. 9 - Quiescent device current.



Fig. 10 - Input voltage.

Fig. 11 - Input current.

VOD

S Q OUTPUT

S A OUTPUT

CD4044B

CD4043B

925-27707

Fig. 12 - Switch bounce eliminator.

# CD4043B, CD4044B Types



Fig. 13 - ENABLE propagation delay time test circuit and waveforms.

#### **CHIP DIMENSIONS AND PAD LAYOUTS**



### CD4043BH



# CD4044BH

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3})$  inch).



Fig. 14 - Multiple bus storage.



www.ti.com 11-Nov-2009

# **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| CD4043BD         | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDE4       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDG4       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDR        | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDRE4      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDRG4      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDT        | ACTIVE                | SOIC            | D                  | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDTE4      | ACTIVE                | SOIC            | D                  | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDTG4      | ACTIVE                | SOIC            | D                  | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDW        | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDWE4      | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDWG4      | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDWR       | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDWRE4     | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BDWRG4     | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BE         | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| CD4043BEE4       | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| CD4043BF3A       | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| CD4043BF3AS2534  | OBSOLETE              | CDIP            | J                  | 16   |                | TBD                       | Call TI          | Call TI                      |
| CD4043BM         | OBSOLETE              | SOIC            | D                  | 16   |                | TBD                       | Call TI          | Call TI                      |
| CD4043BNSR       | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BNSRE4     | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BNSRG4     | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BPWR       | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BPWRE4     | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4043BPWRG4     | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |



# **PACKAGE OPTION ADDENDUM**

11-Nov-2009 www.ti.com

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| CD4044BD         | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDE4       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDG4       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDR        | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDRE4      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDRG4      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDT        | ACTIVE                | SOIC            | D                  | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDTE4      | ACTIVE                | SOIC            | D                  | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDTG4      | ACTIVE                | SOIC            | D                  | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDW        | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDWE4      | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BDWG4      | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BE         | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| CD4044BEE4       | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| CD4044BF         | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| CD4044BF3A       | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| CD4044BF3AS2534  | OBSOLETE              | CDIP            | J                  | 16   |                | TBD                       | Call TI          | Call TI                      |
| CD4044BM         | OBSOLETE              | SOIC            | D                  | 16   |                | TBD                       | Call TI          | Call TI                      |
| CD4044BNSR       | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BNSRE4     | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BNSRG4     | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BPWR       | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BPWRE4     | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4044BPWRG4     | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | •                         | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



### PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2009

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 29-Jul-2009

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4043BDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4043BDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| CD4043BNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4043BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 7.0        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD4044BDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4044BNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4044BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 7.0        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 29-Jul-2009



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4043BDR  | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| CD4043BDWR | SOIC         | DW              | 16   | 2000 | 346.0       | 346.0      | 33.0        |
| CD4043BNSR | SO           | NS              | 16   | 2000 | 346.0       | 346.0      | 33.0        |
| CD4043BPWR | TSSOP        | PW              | 16   | 2000 | 346.0       | 346.0      | 29.0        |
| CD4044BDR  | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| CD4044BNSR | SO           | NS              | 16   | 2000 | 346.0       | 346.0      | 33.0        |
| CD4044BPWR | TSSOP        | PW              | 16   | 2000 | 346.0       | 346.0      | 29.0        |

# 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# PW (R-PDSO-G\*\*)

## 14 PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# D (R-PDS0-G16)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AC.



# D(R-PDSO-G16)



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DW (R-PDSO-G16)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



11-Sep-2023 www.ti.com

## **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CD4043BDR        | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4043BM                | Samples |
| CD4043BDRG4      | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4043BM                | Samples |
| CD4043BDWR       | ACTIVE     | SOIC         | DW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4043BM                | Samples |
| CD4043BE         | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4043BE                | Samples |
| CD4043BEE4       | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4043BE                | Samples |
| CD4043BF3A       | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4043BF3A              | Samples |
| CD4043BNSR       | ACTIVE     | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4043B                 | Samples |
| CD4043BPWR       | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM043B                  | Samples |
| CD4044BDR        | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4044BM                | Samples |
| CD4044BDW        | ACTIVE     | SOIC         | DW                 | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4044BM                | Samples |
| CD4044BE         | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4044BE                | Samples |
| CD4044BEE4       | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4044BE                | Samples |
| CD4044BF         | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4044BF                | Samples |
| CD4044BF3A       | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4044BF3A              | Samples |
| CD4044BNSR       | ACTIVE     | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4044B                 | Samples |
| CD4044BPWR       | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM044B                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device.



www.ti.com 11-Sep-2023

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4043B, CD4043B-MIL, CD4044B, CD4044B-MIL:

Catalog: CD4043B, CD4044B

Military: CD4043B-MIL, CD4044B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



www.ti.com 25-Aug-2023

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4043BDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4043BDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| CD4043BNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4043BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD4044BDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4044BNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.45       | 10.55      | 2.5        | 12.0       | 16.2      | Q1               |
| CD4044BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 25-Aug-2023



# \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4043BDR  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| CD4043BDWR | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| CD4043BNSR | so           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4043BPWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4044BDR  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| CD4044BNSR | SO           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4044BPWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Aug-2023

# **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4043BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4043BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4043BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4043BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4044BDW  | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| CD4044BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4044BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4044BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4044BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |



SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



# NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



## NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated