<span id="page-0-0"></span>

# Data Sheet **[ADPA7004CHIPS](https://www.analog.com/ADPA7004)**

## 40 GHz to 80 GHz, GaAs, pHEMT, MMIC, Wideband Power Amplifier

#### **FEATURES**

- ► Gain: 18.5 dB typical at 45 GHz to 75 GHz
- ► Input return loss: 20.0 dB typical at 45 GHz to 75 GHz
- ► Output return loss: 22.0 dB typical at 45 GHz to 75 GHz
- ► Output P1dB: 22.0 dBm typical at 45 GHz to 75 GHz
- ► PSAT: 24.0 dBm typical at 45 GHz to 75 GHz
- ► Output IP3: 31.0 dBm typical at 45 GHz to 75 GHz
- ► Supply voltage: 3.5 V at 550 mA
- $\triangleright$  50  $\Omega$  matched input and output
- ► [Die size: 2.940 mm × 3.320 mm × 0.05 mm](#page-18-0)

#### **APPLICATIONS**

- ► Test instrumentation
- ► Military and space
- ► Telecommunications infrastructure

#### **GENERAL DESCRIPTION**

The ADPA7004CHIPS is a gallium arsenide (GaAs), pseudomorphic high electron mobility transistor (pHEMT), monolithic microwave integrated circuit (MMIC), balanced medium power amplifier, with an integrated temperature compensated on-chip power detector that operates from 40 GHz to 80 GHz. In the lower band of 40 GHz to 45 GHz, the ADPA7004CHIPS provides a gain of 17 dB typical, an output third-order intercept (IP3) of 30.5 dBm, and output power for 1 dB gain compression (P1dB) of 21.5 dBm. In the

#### **FUNCTIONAL BLOCK DIAGRAM**



upper band of 75 GHz to 80 GHz, the ADPA7004CHIPS provides a gain of 16 dB (typical), an output IP3 of 31.5 dBm, and an output P1dB of 20.5 dBm. The ADPA7004CHIPS requires 550 mA from a 3.5 V supply. The ADPA7004CHIPS amplifier input and output are internally matched to 50 Ω, facilitating integration into multichip modules (MCMs). All data is taken with the RFIN and RFOUT pads connected via one 0.076 mm (3 mil) ribbon bond of 0.076 mm (3 mil) minimal length.

**Rev. B**

**[DOCUMENT FEEDBACK](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADPA7004CHIPS.pdf&product=ADPA7004CHIPS&rev=B) [TECHNICAL SUPPORT](http://www.analog.com/en/content/technical_support_page/fca.html)**

Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## **TABLE OF CONTENTS**





## **REVISION HISTORY**



**1/2021—Revision 0: Initial Version**

## <span id="page-2-0"></span>**SPECIFICATIONS**

#### **40 GHZ TO 45 GHZ FREQUENCY RANGE**

Die bottom temperature (T<sub>DIE BOTTOM</sub>) = 25°C, drain bias voltage (V<sub>DD</sub>) = V<sub>DD</sub>1A and V<sub>DD</sub>1B = V<sub>DD</sub>2A and V<sub>DD</sub>3B = V<sub>DD</sub>3B = V<sub>DD</sub>4A and V<sub>DD</sub>4B = 3.5 V, and  $I_{DQ}1x + I_{DQ}2x + I_{DQ}3x + I_{DQ}4x = 550$  mA, unless otherwise noted. Note that  $I_{DQ}1x$ ,  $I_{DQ}2x$ ,  $I_{DQ}3x$ , and  $I_{DQ}4x$  are the  $I_{DQ}$ for V<sub>DD</sub>1x, V<sub>DD</sub>2x, V<sub>DD</sub>3x, V<sub>DD</sub>4x, respectively, where x stands for A and B. Adjust V<sub>GG</sub>1234A from −1.5 V to 0 V to achieve the desired supply current (I<sub>DQ</sub>). The typical gate bias voltage ( $\dot{V}_{GG}$ ) = −0.4 V for I<sub>DQ</sub> = 550 mA.



#### **45 GHZ TO 75 GHZ FREQUENCY RANGE**

 $T_{\text{DIE BOTTOM}}$  = 25°C, V<sub>DD</sub> = V<sub>DD</sub>1A and V<sub>DD</sub>1B = V<sub>DD</sub>2A and V<sub>DD</sub>2B = V<sub>DD</sub>3A and V<sub>DD</sub>3B = V<sub>DD</sub>4A and V<sub>DD</sub>4B = 3.5 V and I<sub>DQ</sub>1x + I<sub>DQ</sub>2x + I<sub>DQ</sub>3x + I<sub>DQ</sub>4x = 550 mA, unless otherwise noted. Adjust V<sub>GG</sub>1234A from −1.5 V to 0 V to achieve the desired I<sub>DQ</sub>. The typical V<sub>GG</sub> = −0.4 V for  $I_{DQ}$  = 550 mA.





## **75 GHZ TO 80 GHZ FREQUENCY RANGE**

 $T_{\text{DIE BOTIOM}}$  = 25°C, V<sub>DD</sub> = V<sub>DD</sub>1A and V<sub>DD</sub>1B = V<sub>DD</sub>2A and V<sub>DD</sub>2B = V<sub>DD</sub>3A and V<sub>DD</sub>3B = V<sub>DD</sub>4A and V<sub>DD</sub>4B = 3.5 V, and I<sub>DQ</sub>1x + I<sub>DQ</sub>2x +  $I_{DQ}$  $I_{DQ}$  +  $I_{DQ}$  $I_{QQ}$  =  $\sim$  0.4 V for  $I_{\text{DO}}$  = 550 mA.

## **SPECIFICATIONS**

#### *Table 3.*



#### <span id="page-4-0"></span>**ABSOLUTE MAXIMUM RATINGS**

#### *Table 4.*



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **THERMAL RESISTANCE**

Thermal performance is directly linked to system design and operating environment. Careful attention to printed circuit board (PCB) thermal design is required.

 $\theta_{\text{JC}}$  is the channel to case thermal resistance, channel to bottom of die attach epoxy.

#### *Table 5.*



#### **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDDEC JS-001.

#### **ESD RATINGS FOR ADPA7004CHIPS**

#### *Table 6. ADPA7004CHIPS, 16-Pad CHIP*



#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device**. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### <span id="page-5-0"></span>**PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



*Figure 2. Pad Configuration*

#### *Table 7. Pad Function Descriptions*



#### **INTERFACE SCHEMATICS**

RFIN O-I- g

*Figure 3. RFIN Interface Schematic*



*Figure 4. VGG1234A Interface Schematic*







*Figure 6. GND Interface Schematic*



*Figure 7. V<sub>DD</sub>*1B to V<sub>DD</sub><sup>4B</sup> Interface Schematic



*Figure 8. VGG1234B Interface Schematic*

#### <span id="page-6-0"></span>**PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



*Figure 9. RFOUT and V<sub>DET</sub> Interface Schematic* 



*Figure 10. VREF Interface Schematic*

<span id="page-7-0"></span>

*Figure 11. Broadband Gain and Return Loss vs. Frequency*



*Figure 12. Gain vs. Frequency at Various Temperatures*



*Figure 13. Gain vs. Frequency at Various Supply Currents*



*Figure 14. Gain vs. Frequency at Various Drain Bias Voltages*



*Figure 15. Input Return Loss vs. Frequency at Various Temperatures*



*Figure 16. Input Return Loss vs. Frequency at Various Supply Currents*



*Figure 17. Input Return Loss vs. Frequency at Various Drain Bias Voltages*



*Figure 18. Output Return Loss vs. Frequency at Various Temperatures*



*Figure 19. Output P1dB vs. Frequency at Various Temperatures*



*Figure 20. Output Return Loss vs. Frequency at Various Drain Bias Voltages*



*Figure 21. Output Return Loss vs. Frequency at Various Supply Currents*



*Figure 22. PSAT vs. Frequency at Various Temperatures*



*Figure 23. Output P1dB vs. Frequency at Various Supply Currents*



*Figure 24. Output P1dB vs. Frequency at Various Drain Bias Voltages*



*Figure 25. Output IP3 vs. Frequency at Various Temperatures*



*Figure 26. PSAT vs. Frequency at Various Supply Currents*



*Figure 27. PSAT vs. Frequency at Various Drain Bias Voltages*



*Figure 28. Output IP3 vs. Frequency at Various Drain Bias Voltages*



*Figure 29. Output IP3 vs. Frequency at Various Supply Currents*



*Figure 30. Third-Order Intermodulation (IM3) vs. POUT per Tone at Various Frequencies at*  $V_{DD}$  *= 3 V,*  $I_{DQ}$  *= 550 mA* 



*Figure 31. IM3 vs. P<sub>OUT</sub> per Tone at Various Frequencies at V<sub>DD</sub> = 3.5 V, I<sub>DQ</sub> = 550 mA*



*Figure 32. IM3 vs. P<sub>OUT</sub> per Tone at Various Frequencies at V<sub>DD</sub> = 4 V, I<sub>DQ</sub> = 550 mA*



*Figure 33. Gate Current vs. RF Input Power at Various Frequencies*



*Figure 34. Drain Current vs. RF Input Power at Various Frequencies*

<span id="page-11-0"></span>

*Figure 35. P<sub>DISS</sub> vs. Input Power at 85°C at Various Frequencies, V<sub>DD</sub> = 3.5 V, IDQ = 550 mA*



*Figure 36. P<sub>DISS</sub> vs. Input Power at 85°C at Various Frequencies, V<sub>DD</sub> = 4 V, IDQ = 550 mA*



*Figure 37. Reverse Isolation vs. Frequency at Various Temperatures*



*Figure 38. Detector Voltage (VREF − VDET) vs. Output Power at Various Temperatures at 40 GHz*



*Figure 39. VREF − VDET vs. Output Power at Various Temperatures at 50 GHz*



*Figure 40. VREF − VDET vs. Output Power at Various Temperatures at 60 GHz*

<span id="page-12-0"></span>

*Figure 41. VREF − VDET vs. Output Power at Various Temperatures at 70 GHz*



*Figure 42. VREF − VDET vs. Output Power at Various Temperatures at 80 GHz*



*Figure 43. Noise Figure vs. Frequency at 25°C*



*Figure 44. Typical Drain Current vs. Gate Voltage at 25°C*

## <span id="page-13-0"></span>**THEORY OF OPERATION**

Figure 45 shows a simplified block diagram of ADPA7004CHIPS. The ADPA7004CHIPS consists of two cascaded, four-stage amplifiers, operating in quadrature between two 90° hybrids. This balanced approach forms an amplifier with a combined gain of 17 dB and a  $P_{\text{SAT}}$  of 23.5 dBm. The 90 $^{\circ}$  hybrids ensure that the input and output return losses are excellent.

All gate bias voltages pads ( $V_{GG}$ 1234x) are internally connected together. The drain bias pads ( $V_{DD}$ xA through  $V_{DD}$ xB) are internally connected together in four pairs of two with each pair providing bias current for one amplifier stage. In the case of the gate bias, the gate bias voltage can be applied to a single pad. However, in the case of the eight V<sub>DD</sub>xA and V<sub>DD</sub>xB drain bias pad connections, all eight

pads must be used to minimize voltage drops. See [Figure 46](#page-15-0) and [Figure 47](#page-15-0) for further details on biasing the various blocks.

A portion of the RF output signal (RFOUT) is directionally coupled to a diode for detection of the RF output power. When the diode is DC biased, the diode rectifies the RF power and makes this power available for measurement as a DC voltage at  $V_{\text{DET}}$ . To allow temperature compensation of  $V_{\text{DET}}$ , the reference DC voltage detected through an identical diode that is not coupled to the RF power is available on the V<sub>RFF</sub> pad. The difference of V<sub>RFF</sub> −  $V<sub>DET</sub>$  provides a temperature compensated detector voltage that is proportional to the RF output power (see [Figure 38](#page-11-0) to [Figure 42\)](#page-12-0).



*Figure 45. Simplified Block Diagram*

<span id="page-14-0"></span>Basic connections for operating the ADPA7004CHIPS are shown in [Figure 46](#page-15-0) and [Figure 47.](#page-15-0) There are eight  $V_{DD}xA$  and  $V_{DD}xB$ drain bias pads. To minimize voltage drops in bond wires and on die traces, all eight pads (V<sub>DD</sub>xA through V<sub>DD</sub>xB) must be used. Each  $V_{DD}$ xA and  $V_{DD}$ xB line has a 100 pF decoupling capacitor with adjacent pads sharing larger decoupling capacitors. The power supply decoupling capacitors shown in [Figure 46](#page-15-0) represent the configuration that was used to characterize and qualify the device. It may be possible to reduce the number of capacitors, but the scope varies from system to system. It is recommended to first remove or combine the largest capacitors that are farthest from the device.

All four gate bias voltages pads ( $V_{GG}$ 1234x) are internally connected. In contrast to the V<sub>DD</sub>xA through V<sub>DD</sub>xB drain bias lines, the gate bias voltage can be applied through a single pad on either the north or the south side of the die. [Figure 46](#page-15-0) shows the gate bias voltage applied through the  $V_{GG}1234B$  pins on the south side of the die, and [Figure 47](#page-15-0) shows the gate bias voltage applied to the  $V_{GG}$ 1234A pins on the north side of the die. In both cases, a single 100 pF capacitor must be connected to one of the gate bias pads on the unused side.

## **POWER-UP AND POWER-DOWN SEQUENCING**

To prevent damage to the ADPA7004CHIPS, follow the power-up and power-down sequences.

#### **POWER-UP SEQUENCE**

Take the following steps to power up the device:

#### *Table 8. DC Power Consumption Selection Table*

- **2.** Set the gate bias voltages (V<sub>GG</sub>1234x) to −1.5 V.
- **3.** Set the drain bias voltages ( $V_{DD}$ xA through  $V_{DD}$ xB) to 3.5 V.
- **4.** Increase the gate bias voltages ( $V_{DD}$ xA through  $V_{DD}$ xB) to achieve  $I_{\text{DO}}$  = 550 mA.
- **5.** Apply the RF signal.

#### **POWER-DOWN SEQUENCE**

Take the following steps to power down the device:

- **1.** Turn off the RF signal.
- **2.** Decrease the gate bias voltages (V<sub>GG</sub>1234x) to −1.5 V to reduce  $I_{\text{DO}}$  to approximately 0 mA.
- **3.** Reduce the drain bias voltages ( $V_{DD}$ xA through  $V_{DD}$ xB) to 0 V.
- **4.** Increase the gate bias voltages  $(V_{GG}1234x)$  to 0 V.

The  $V_{DD}$  = 3.5 V and  $I_{DQ}$  = 550 mA bias conditions are recommended to optimize overall performance. Table 8 summarizes the performance at 60 GHz at other drain current settings along with the DC quiescent power consumption (DC power consumption increases with RF applied). In this case, higher drain current slightly increases output IP3 but has minimal impact on output P1dB.

## **RF DETECTOR OPERATION**

To achieve a temperature stable RF detector output voltage ( $V_{\text{OUT}}$ ), subtract the voltage on the  $V_{\text{DET}}$  pad from the voltage on the  $V_{\text{REF}}$ pad, which can be done by using the differential op-amp circuit shown in [Figure 46](#page-15-0) and [Figure 47](#page-15-0).



<sup>1</sup> Data taken at the following nominal bias conditions:  $V_{DD}$  = 3.5 V, T<sub>A</sub> = 25°C, and frequency = 60 GHz.

<sup>2</sup> Adjust V<sub>GG</sub>1234x between −1.5 V and 0 V to achieve the desired I<sub>DO</sub>.

#### <span id="page-15-0"></span>**APPLICATIONS INFORMATION**



*Figure 46. Basic Connections for Operation with Gate Bias Control on South Side of Die*



*Figure 47. Basic Connections for Operation with Gate Bias Control on North Side of Die*

#### **ASSEMBLY DIAGRAM**

[Figure 48](#page-16-0) shows the recommended assembly diagram for the ADPA7004CHIPS.

## <span id="page-16-0"></span>**APPLICATIONS INFORMATION**



*Figure 48. Assembly Diagram with Gate Bias Control on South Side of Die*

#### **MOUNTING AND BONDING TECHNIQUES FOR MILLIMETERWAVE GAAS MMICS**

Attach the die directly to the ground plane with high thermal conductivity epoxy (see the Handling Precautions section, the [Mounting](#page-17-0) section, and the [Wire Bonding](#page-17-0) section).

Microstrip, 50 Ω transmission lines on 0.127 mm (5 mil) thick alumina, thin film substrates are recommended for bringing the RF to and from the chip. Raise the die 0.076 mm (3 mil) to ensure that the surface of the die is coplanar with the surface of the substrate.

Place microstrip substrates as close to the die as possible to minimize ribbon bond length. Typical die to substrate spacing is 0.076 mm (3 mil). To ensure wideband matching, a 15 fF capacitive stub is recommended on the transmission line before the ribbon bond.



*Figure 49. High Frequency Input Matching*



*Figure 50. High Frequency Output Matching*

#### **HANDLING PRECAUTIONS**

To avoid permanent damage, follow these storage, cleanliness, static sensitivity, transient, and general handling precautions:

- ► Place all bare die in either waffle-based or gel-based ESD protective containers and then seal the die in an ESD protective bag for shipment. After the sealed ESD protective bag is opened, store all die in a dry nitrogen environment.
- ► Handle the chip in a clean environment. Do not attempt to clean the chip using liquid cleaning systems.
- ► Follow ESD precautions to protect against ESD strikes.
- ► While bias is applied, suppress instrument and bias supply transients. Use shielded signal and bias cables to minimize inductive pickup.

## <span id="page-17-0"></span>**APPLICATIONS INFORMATION**

► Handle the chip along the edges with a vacuum collet or with a sharp pair of tweezers. The surface of the chip has fragile air bridges and must not be touched with vacuum collet, tweezers, or fingers.

#### **MOUNTING**

Before epoxy die is attached, apply a minimum amount of epoxy to the mounting surface so that a thin epoxy fillet is observed around the perimeter of the chip after it is placed into position. Cure the epoxy per the schedule of the manufacturer.

#### **WIRE BONDING**

RF bonds made with 0.003 in. × 0.0005 in. gold ribbon are recommended for the RF ports. These bonds must be thermosonically

bonded with a force of 40 g to 60 g. DC bonds of 0.001 in. (0.025 mm) diameter, thermosonically bonded, are recommended. Create ball bonds with a force of 40 g to 50 g and wedge bonds with a force of 18 g to 22 g. Create all bonds with a nominal stage temperature of 150°C. Apply a minimum amount of ultrasonic energy to achieve reliable bonds. Keep all bonds as short as possible, less than 12 mil (0.31 mm).

Alternatively, short (≤3 mil) RF bonds made with two 1 mil wires can be used.

## <span id="page-18-0"></span>**OUTLINE DIMENSIONS**



*Dimensions shown in millimeters*

Updated: July 12, 2023

## **ORDERING GUIDE**



<sup>1</sup> All models are RoHS compliant.

