



Vectron's VC-826 Crystal Oscillator is a quartz stabilized, differential output oscillator, operating off a 2.5 or 3.3 volt power supply in a hermetically sealed 3.2x2.5 mm ceramic package.

|      | - |     |
|------|---|-----|
| Fea  |   | rac |
| 1 60 |   |     |

- Ultra Low Jitter Performance, 3rd OT or Fundamental Crystal Design
- 20MHz -170MHz Output Frequencies
- Low Power
- Excellent Power Supply Rejection Ratio
- Enable/Disable
- 3.3 or 2.5V operation
- -10/70°C or -40/85°C Operation
- Hermetically Sealed 3.2x2.5 mm Ceramic Package
- Product is compliant to RoHS directive and fully compatible with lead free assembly

## **Applications**

- Ethernet, GbE, Synchronous Ethernet
- Fiber Channel
- Enterprise Servers
- Telecom
- Clock source for A/D's, D/A's
- Driving FPGA's
- Test and Measurement
  PON
- PON
- MedicalCOTS
- COIS

# **Block Diagram**



# **Performance Specifications**

| Parameter                                | Symbol                         | Min                    | Typical                            | Maximum                | Units    |  |  |
|------------------------------------------|--------------------------------|------------------------|------------------------------------|------------------------|----------|--|--|
| Voltage <sup>1</sup>                     | V <sub>DD</sub>                | 3.135                  | 3.3                                | 3.465                  | V        |  |  |
|                                          |                                | 2.375                  | 2.5                                | 2.625                  | V        |  |  |
| Current <sup>2</sup> , 3.3V<br>2.5V      | I <sub>DD</sub>                |                        |                                    | 45<br>42               | mA<br>mA |  |  |
|                                          | •                              | Frequency              |                                    |                        |          |  |  |
| Nominal Frequency                        | f <sub>N</sub>                 | 20                     |                                    | 170                    | MHz      |  |  |
| Stability <sup>3</sup> (Ordering Option) |                                | ±                      | 25, ±50 or ±10                     | 00                     | ppm      |  |  |
|                                          |                                | Outputs                |                                    |                        |          |  |  |
| Output Logic Levels <sup>2</sup>         |                                |                        |                                    |                        |          |  |  |
| Output Logic High                        | V <sub>OH</sub>                | V <sub>DD</sub> -1.025 |                                    | V <sub>DD</sub> -0.880 | V        |  |  |
| Output Logic Low                         | V <sub>OL</sub>                | V <sub>DD</sub> -1.810 |                                    | V <sub>DD</sub> -1.620 | V        |  |  |
| Output Rise and Fall Time <sup>2</sup>   | t <sub>R</sub> /t <sub>F</sub> |                        |                                    | 500                    | ps       |  |  |
| Load                                     |                                | 50 0                   | 50 ohms into V <sub>DD</sub> -1.3V |                        |          |  |  |
| Duty Cycle⁴                              |                                | 45                     |                                    | 55                     | %        |  |  |
| Phase Noise, 3.3V, 100MHz⁵               |                                |                        |                                    |                        |          |  |  |
| 10Hz                                     |                                |                        | -70                                |                        | dBc/Hz   |  |  |
| 100Hz                                    |                                |                        | -100                               |                        |          |  |  |
| 1kHz                                     |                                |                        | -126                               |                        |          |  |  |
| 10kHz                                    |                                |                        | -140                               |                        |          |  |  |
| 100kHz                                   |                                |                        | -146                               |                        |          |  |  |
| 1MHz                                     |                                |                        | -149                               |                        |          |  |  |
| 20MHz                                    |                                |                        | -157                               |                        |          |  |  |
| 40MHz                                    |                                |                        | -157                               |                        |          |  |  |
| Jitter <sup>5</sup> , 100MHz             | l                              |                        |                                    |                        |          |  |  |
| 12kHz -20MHz                             | φJ                             |                        | 170                                | 200                    | fs       |  |  |
|                                          |                                | able/Disable           |                                    |                        |          |  |  |
| Outputs Enabled <sup>6</sup>             | V <sub>IH</sub>                | 0.7*V <sub>DD</sub>    |                                    |                        | V        |  |  |
| Outputs Disabled                         | V                              |                        |                                    | 0.3*V <sub>DD</sub>    | V        |  |  |
| Disable Time                             | t <sub>D</sub>                 |                        |                                    | 200                    | ns       |  |  |
| Enable/Disable Leakage Current           |                                |                        |                                    | ±200                   | uA       |  |  |
| Start-Up Time                            | t <sub>su</sub>                |                        |                                    | 10                     | ms       |  |  |
| Operating Temp. (Ordering Option)        | T <sub>OP</sub>                | -10/70 or -40/85 °C    |                                    |                        |          |  |  |
| Package Size                             |                                |                        | 3.2 x 2.5 x 1.05                   |                        | mm       |  |  |

1. The VC-826 power supply pin should be filtered, eg, a 10uf, 0.1uf and 0.01uf capacitor.

2. Figure 1 defines the test circuit and Figure 2 defines these parameters.

3. Includes calibration tolerance, operating temperature, supply voltage variations, aging and IR reflow.

4. Duty Cycle is defined as the On/Time Period.

5. Measured using an Agilent E5052 Signal Source Analyzer at 25 °C.

6. Outputs will be Enabled if Enable/Disable is left open.



# **Performance Specifications**

| Table 2. Electrical Performance, LVDS C                                                                      |                                    |                     |                                                             |                     |          |
|--------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------|-------------------------------------------------------------|---------------------|----------|
| Parameter                                                                                                    | Symbol                             | Min                 | Typical                                                     | Maximum             | Units    |
|                                                                                                              | 1                                  | upply               | · · · · · ·                                                 | ,                   |          |
| Voltage <sup>1</sup>                                                                                         | V <sub>DD</sub>                    | 3.135<br>2.375      | 3.3<br>2.5                                                  | 3.465<br>2.625      | V<br>V   |
| Current <sup>2</sup> , 3.3V<br>2.5V                                                                          | I <sub>DD</sub>                    |                     |                                                             | 17<br>14            | mA<br>mA |
|                                                                                                              | Fr                                 | equency             |                                                             | ••                  |          |
| Nominal Frequency                                                                                            | f <sub>N</sub>                     | 20                  |                                                             | 170                 | MHz      |
| Stability <sup>3</sup> (Ordering Option)                                                                     |                                    | ±                   | 25, ±50 or ±10                                              | 00                  | ppm      |
|                                                                                                              | Ot                                 | utputs              |                                                             |                     |          |
| Output Logic Levels <sup>2</sup><br>Output Logic High<br>Output Logic Low                                    | V <sub>OH</sub><br>V <sub>OL</sub> | 0.9                 | 1.43<br>1.10                                                | 1.6                 | V<br>V   |
| Output Amplitude                                                                                             |                                    | 247                 | 350                                                         | 454                 | mV       |
| Differential Output Error                                                                                    |                                    |                     |                                                             | 50                  | mV       |
| Offset Voltage                                                                                               |                                    | 1.125               | 1.25                                                        | 1.375               | V        |
| Offset Voltage Error                                                                                         |                                    |                     |                                                             | 50                  | mV       |
| Output Leakage Current, Outputs Disabled                                                                     |                                    |                     |                                                             | 10                  | uA       |
| Output Rise and Fall Time <sup>3</sup>                                                                       | t <sub>R</sub> /t <sub>F</sub>     |                     |                                                             | 500                 | ps       |
| Load                                                                                                         |                                    | 10                  |                                                             |                     |          |
| Duty Cycle <sup>4</sup>                                                                                      |                                    | 45                  |                                                             | 55                  | %        |
| Phase Noise, 3.3V, 100MHz <sup>5</sup><br>10Hz<br>100Hz<br>1kHz<br>10kHz<br>10kHz<br>10MHz<br>20MHz<br>40MHz |                                    |                     | -73<br>-101<br>-128<br>-140<br>-147<br>-150<br>-156<br>-156 |                     | dBc/Hz   |
| Jitter <sup>s</sup> , 100MHz<br>12kHz - 20MHz                                                                | μ                                  |                     | 170                                                         | 200                 | fs       |
|                                                                                                              | Enabl                              | e/Disable           |                                                             |                     |          |
| Outputs Enabled <sup>6</sup><br>Outputs Disabled                                                             | V <sub>IH</sub><br>V <sub>IL</sub> | 0.7*V <sub>DD</sub> |                                                             | 0.3*V <sub>DD</sub> | V<br>V   |
| Disable Time                                                                                                 | t <sub>D</sub>                     |                     |                                                             | 200                 | ns       |
| Enable/Disable Leakage Current                                                                               | I <sub>E/D</sub>                   |                     |                                                             | ±200                | uA       |
| Start-Up Time                                                                                                | t <sub>su</sub>                    |                     |                                                             | 10                  | ms       |
| Operating Temp. (Ordering Option)                                                                            | T <sub>op</sub>                    |                     | -10/70 or -40/8                                             | 5                   | °C       |
| Package Size                                                                                                 |                                    |                     | 3.2 x 2.5 x 1.05                                            |                     | mm       |

1. The VC-826 power supply pin should be filtered, eg, a 10uf, 0.1uf and 0.01uf capacitor.

2. Figure 2 defines these parameters and Figure 3 defines the test circuit.

3. Includes calibration tolerance, operating temperature, supply voltage variations, aging and IR reflow.

4. Duty Cycle is defined as the On/Time Period.

5. Measured using an Agilent E5052 Signal Source Analyzer at 25 °C

6. Outputs will be Enabled if Enable/Disable is left open.



# **Performance Specifications**

| Table 3. Electrical Performance, HCSL Output         |                                    |                          |                  |                     |          |  |  |  |
|------------------------------------------------------|------------------------------------|--------------------------|------------------|---------------------|----------|--|--|--|
| Parameter                                            | Symbol Min                         |                          | Typical          | Maximum             | Units    |  |  |  |
| Supply                                               |                                    |                          |                  |                     |          |  |  |  |
| Voltage <sup>1</sup>                                 | V <sub>DD</sub>                    | 2.375<br>3.165           | 2.5<br>3.3       | 2.625<br>3.465      | V<br>V   |  |  |  |
| Current <sup>2</sup>                                 | I <sub>DD</sub>                    |                          |                  | 39                  | mA       |  |  |  |
|                                                      |                                    | Frequency                |                  |                     |          |  |  |  |
| Nominal Frequency                                    | f <sub>N</sub>                     | 13.5                     |                  | 170                 | MHz      |  |  |  |
| Stability <sup>3</sup> (Ordering Options)            |                                    |                          | ±25, ±50 or ±10  | 00                  | ppm      |  |  |  |
|                                                      |                                    | Outputs                  |                  |                     |          |  |  |  |
| Output High, 3.3V<br>Output High, 2.5V               | V <sub>oH</sub>                    | 600<br>580               |                  | 850<br>850          | mV<br>mV |  |  |  |
| Output Low                                           | V <sub>ol</sub>                    | -150                     |                  | 150                 | mV       |  |  |  |
| Output Logic Swing, 3.3V<br>Output Logic Swing, 2.5V | V <sub>OPP</sub>                   | 0.65<br>0.60             |                  |                     | V<br>V   |  |  |  |
| Output Rise and Fall Time <sup>3</sup>               | t <sub>R</sub> /t <sub>F</sub>     |                          |                  | 500                 | ps       |  |  |  |
| Load                                                 |                                    | 50                       | ) ohms to grour  | nd                  |          |  |  |  |
| Duty Cycle <sup>4</sup>                              |                                    | 45                       |                  | 55                  | %        |  |  |  |
| Jitter <sup>5</sup> (12 kHz - 20 MHz ) 100.000MHz    | Lφ                                 |                          |                  | 300                 | fs       |  |  |  |
| Jitter⁵, 100.000MHz                                  | Lφ                                 | PCle Gen1-Gen5 Compliant |                  |                     |          |  |  |  |
|                                                      | Ena                                | able/Disable             |                  |                     |          |  |  |  |
| Outputs Enabled <sup>6</sup><br>Outputs Disabled     | V <sub>IH</sub><br>V <sub>IL</sub> | 0.7*V <sub>DD</sub>      |                  | 0.3*V <sub>DD</sub> | V<br>V   |  |  |  |
| Disable Time                                         | t <sub>D</sub>                     |                          |                  | 200                 | ns       |  |  |  |
| Enable/Disable Leakage Current                       | l <sub>e/D</sub>                   |                          |                  | ±200                | uA       |  |  |  |
| Start-Up Time                                        | t <sub>su</sub>                    |                          |                  | 10                  | ms       |  |  |  |
| Operating Temp. (Ordering Option)                    | T <sub>op</sub>                    | -                        | -10/70 or -40/85 | 5                   | °C       |  |  |  |
| Package Size                                         |                                    | 3.2 x 2.5 x 1.05 mm      |                  |                     |          |  |  |  |

1. The VC-826 power supply pin should be filtered, e.g., a 10uf, 0.1uf and 0.01uf capacitor.

2. Figure 4 defines the test circuit and Figure 5 defines these parameters.

3. Includes calibration tolerance, operating temperature, supply voltage variations, aging and IR reflow.

4. Duty Cycle is defined as the On Time/Period.

5. Measured using an Agilent E5052.

6. Outputs will be Enabled if the Enable/Disable pad is left open.



## **Package Outline Drawing and Pad Layout**





Dimensions in mm



- WW Week of the Year
  - C Manufacturing Location
  - - Pin 1 Indicator







| Table 5. Enable Disable Function |                |  |  |  |
|----------------------------------|----------------|--|--|--|
| E/D Pin                          | Output         |  |  |  |
| High                             | Clock Output   |  |  |  |
| Open                             | Clock Output   |  |  |  |
| Low                              | High Impedance |  |  |  |

## **Phase Noise (LV-PECL Output)**



Page5

## **LVPECL Application Diagrams**





Figure 4. Single Resistor Termination Scheme Resistor values are typically 140 ohms for 3.3V operation and 84 ohms for 2.5V operation.

#### Figure 5. Pull-Up Pull Down Termination

Resistor values shown are typical for 3.3 V opertaion. For 2.5V operation, the resistor to ground is 62 ohms and the resistor to supply is 250 ohms

The VC-826 incorporates a standard PECL output scheme, which are un-terminated FET drains. There are numerous application notes on terminating and interfacing PECL logic and the two most common methods are a single resistor to ground, Figure 4, or for best 50 ohm matching a pull-up/pull-down scheme as shown in Figure 5 should be used. AC coupling capacitors are optional, depending on the application and the input logic requirements of the next stage.

One of the most important considerations is terminating the Output and Complementary Outputs equally. An unused output should not be left un-terminated, and if it one of the two outputs is left open it will result in excessive jitter on both. PC board layout must take this and 50 ohm impedance matching into account. Load matching and power supply noise are the main contributors to jitter related problems.

## **LVDS Application Diagrams**



Figure 6. LVDS to LVDS Connection, Internal 100ohm Resistor Some LVDS structures have an internal 100 ohm resistor on the input and do not need additional components. AC blocking capacitors can be used if the DC levels are incompatible.



#### Figure 7. LVDS to LVDS Connection

Some input structures may not have an internal 100 ohm resistor on the input and will need an external 100ohm resistor for impedance matching. Also, the input may have an internal DC bias which may not be compatible with LVDS levels, AC blocking capacitors can be used.

One of the most important considerations is terminating the Output and Complementary Outputs equally. An unused output should not be left un-terminated, and if it one of the two outputs is left open it will result in excessive jitter on both. PC board layout must take this and 50 ohm impedance matching into account. Load matching and power supply noise are the main contributors to jitter related problems.

| Environmental and in Compliance              |                              |  |  |  |  |
|----------------------------------------------|------------------------------|--|--|--|--|
| Table 6. Environmental Compliance            |                              |  |  |  |  |
| Parameter                                    | Condition                    |  |  |  |  |
| Mechanical Shock                             | MIL-STD-883 Method 2002      |  |  |  |  |
| Mechanical Vibration MIL-STD-883 Method 2007 |                              |  |  |  |  |
| Temperature Cycle MIL-STD-883 Method 1010    |                              |  |  |  |  |
| Solderability                                | MIL-STD-883 Method 2003      |  |  |  |  |
| Fine and Gross Leak                          | MIL-STD-883 Method 1014      |  |  |  |  |
| Resistance to Solvents                       | MIL-STD-202 Method 215       |  |  |  |  |
| Moisture Sensitivity Level                   | MSL1                         |  |  |  |  |
| Contact Pads                                 | Gold (0.3-1.0um) over Nickel |  |  |  |  |
| ThetaJC (bottom of case)                     | 30 °C/W                      |  |  |  |  |
| Weight                                       | 25 mg                        |  |  |  |  |

# Environmental and IR Compliance

### **IR Compliance**

#### **Suggested IR Profile**

Devices are built using lead free epoxy and can be subjected to standard lead free IR reflow conditions shown in Table 6. Contact pads are gold over nickel and lower maximum temperatures can also be used, such as 220C.

| Table 7. Reflow Profile  |                 |             |
|--------------------------|-----------------|-------------|
| Parameter                | Symbol          | Value       |
| PreHeat Time             | ts              | 200 sec Max |
| Ramp Up                  | R <sub>UP</sub> | 3°C/sec Max |
| Time above 217°C         | tL              | 150 sec Max |
| Time to Peak Temperature | tAMB-P          | 480 sec Max |
| Time at 260°C            | tP              | 30 sec Max  |
| Time at 240°C            | tP2             | 60 sec Max  |
| Ramp down                | R <sub>DN</sub> | 6°C/sec Max |

Solderprofile:



## **Maximum Ratings, Tape & Reel**

#### **Absolute Maximum Ratings and Handling Precautions**

Stresses in excess of the absolute maximum ratings can permanently damage the device. Functional operation is not implied or any other excess of conditions represented in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods may adversely affect device reliability. Although ESD protection circuitry has been designed into the VC-826, proper precautions should be taken when handling and mounting, Vectron employs a Human Body Model and Charged Device Model for ESD susceptibility testing and design evaluation. ESD thresholds are dependent on the circuit parameters used to define the model. Although no industry standard has been adopted for the CDM a standard resistance of 1.5kOhms and capacitance of 100pF is widely used and therefor can be used for comparison purposes.

| Table 8. Maximum Ratings  |                              |      |
|---------------------------|------------------------------|------|
| Parameter                 |                              | Unit |
| Storage Temperature       | -55 to 125                   | °C   |
| Junction Temperature      | 150                          | С    |
| Supply Voltage            | -0.5 to 5.0                  | V    |
| Enable Disable Voltage    | -0.5 to V <sub>DD</sub> +0.5 | V    |
| ESD, Human Body Model     | 1500                         | V    |
| ESD, Charged Device Model | 1500                         | V    |

| Table 9. Tape and Reel Information |     |     |    |                      |     |   |    |    |    |    |    |        |
|------------------------------------|-----|-----|----|----------------------|-----|---|----|----|----|----|----|--------|
| Tape Dimensions (mm)               |     |     |    | Reel Dimensions (mm) |     |   |    |    |    |    |    |        |
| w                                  | F   | Do  | Ро | P1                   | A   | В | С  | D  | Ν  | W1 | W2 | #/Reel |
| 8                                  | 3.5 | 1.5 | 4  | 4                    | 178 | 2 | 13 | 21 | 60 | 10 | 14 | 3000   |







| Example:                        |                        |
|---------------------------------|------------------------|
| VC-826-EDE-KAAN-125M000000TR    | Tape and Reel          |
| VC-826-EDE-KAAN-125M000000      | Cut Tape               |
| VC-826-EDE-KAAN-125M000000_SNPB | Tin lead solder dipped |

# **Revision History**

| Revision Date  | Approved | Description                                                                           |
|----------------|----------|---------------------------------------------------------------------------------------|
| Sep 05, 2014   | VN       | VC-826 Product Initial Release.                                                       |
| Dec 12, 2014   | VN       | Added min and max values for LVDS output amplitude.                                   |
| Apr 27, 2016   | VN       | Updated LVDS 100MHz noise information and added maximum jitter numbers.               |
| Aug 10, 2018   | FB       | Update logo and contact information, add SNPBDIP ordering option                      |
| May 10, 2019   | FB       | Update logo, comtact info and SNPB ordering optin                                     |
| April 30, 2020 | FB       | Add tape and reel ordering option, add HCSL option, updates and corrections as needed |

## **Contact Information**

Europe:

Landstrasse

74924 Neckarbischofsheim

Germany Tel: +49 (0) 7268.801.0

Fax: +49 (0) 7268.801.281

#### USA:

100 Watts Street Mt Holly Springs, PA 17065 Tel: 1.717.486.3411 Fax: 1.717.486.5920



Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your reasonability to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATION OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATU-TORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING, BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly, or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip and Vectron names and logos are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.