

# **LAN8814**

# **4-Port Gigabit Ethernet Transceiver with QSGMII/ Q-USGMII, IEEE 1588, SyncE and TSN Support**

# **Features**

- Quad-Port Gigabit Ethernet Transceiver
- QSGMII/Q-USGMII Version 1.3 MAC Interface
- Synchronous Ethernet (SyncE) Support
	- Two configurable recovered clock outputs
	- Fast Link Failure (FLF) indication
- Jumbo Frame Support Up to 16 KB
- Clocked from Crystal or External 25/125 MHz Reference Clock Input
- Time Sensitive Networking (TSN) Frame Preemption support per IEEE 802.3™-2018 clause 99
- 1588™-2008/PTP
	- Layer 2, UDP/IPv4 and UDP/IPv6 formats
	- Tagged and non-tagged frame formats
	- One-step and two-step modes of operation
	- $\pm$ 8 ns PTP accuracy
	- OC TimeTransmitter/TimeReceiver, BC, and TC all supported
- IEEE 802.3-2018 Energy Efficient Ethernet (EEE)
- Two Programmable LED Outputs per Port for Link, Activity, and Speed
- Coma mode to Eliminate Port Link Bouncing at Startup and Synchronize LEDs
- 24 GPIOs
- LinkMD<sup>®</sup> TDR-based Cable Diagnostic to Identify Faulty Copper Cabling
- Signal Quality Indication
- Loopback modes for Diagnostics
- Automatic MDI/MDI-X Crossover to Detect and Correct Pair Swaps, Pair Skew, and Pair Polarity
- Shared Management Data Input/Output (MDIO) Interface for PHY Register Configuration
- Interrupt Pin Option
- Die Temperature Monitor
- Power-Down and Power-Saving Modes
	- Energy Detect Power Down
	- Chip Power Down
	- EEE Low Power Idle mode
	- Smart power savings up to 20 mW for cables <70m
- Operating Voltages
	- Digital Core (VDDCORE): 1.1V
	- Analog Operation: 1.1V (VDDAL) and 2.5V, 3.3V (VDD33REF)
	- VDD I/O (VDDIO): 3.3V, 2.5V, or 1.8V
	- Transceiver (VDDAH): 3.3V or 2.5V
- 128-pin TQFP (14 × 14 mm body) Package
- Temperature Support
	- Commercial temperature range ( $0^\circ$  to +85 $^\circ$ C)
	- Industrial temperature range  $(-40^{\circ}$  to  $+85^{\circ}C)$

# **Target Applications**

- Enterprise/SMB Switches
- Industrial Switches
- Cellular Infrastructure
- Routers
- Wi-Fi Access Points
- Gateways
- FPGA Based Systems
- General Embedded

# **TO OUR VALUED CUSTOMERS**

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **[docerrors@microchip.com](mailto:docerrors@microchip.com)**. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### **http://www.microchip.com**

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### **Errata**

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

• [Microchip's Worldwide Web site; h](http://www.microchip.com)ttp://www.microchip.com

• Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### **Customer Notification System**

Register on our web site at **[www.microchip.com](http://www.microchip.com)** to receive the most current information on all of our products.

#### **Notice of Antiquated Terminology**

Microchip is aware that some terminology used in this technical document is antiquated. As a result of the complex nature of software where seemingly simple changes have unpredictable, and often far-reaching negative results on the software's functionality we are unable to make the desired changes in all legacy systems without compromising our product or our clients' products.

# **1.0 PREFACE**

# **1.1 General Terms**

# **TABLE 1-1: GENERAL TERMS**



# **TABLE 1-1: GENERAL TERMS (CONTINUED)**



щ

# **TABLE 1-1: GENERAL TERMS (CONTINUED)**



# <span id="page-5-0"></span>**1.2 Buffer Types**





**Note:** Digital signals are not 5V tolerant unless specified.

# <span id="page-6-1"></span>**1.3 Pin Reset States**

The pin reset state definitions are detailed in [Table 1-3.](#page-6-0) Refer to [Table 3-1](#page-10-0) for details on individual pin reset states.

| Symbol | <b>Description</b>                               |  |
|--------|--------------------------------------------------|--|
| AI     | Analog input                                     |  |
| AO.    | Analog output                                    |  |
| PD.    | Hardware enables pull-down                       |  |
| PU     | Hardware enables pull-up                         |  |
|        | Hardware enables function                        |  |
|        | Hardware disables output driver (high impedance) |  |

<span id="page-6-0"></span>**TABLE 1-3: PIN RESET STATE LEGEND**

## **1.4 Reference Documents**

- <span id="page-6-2"></span>1. *IEEE Standard for Ethernet*, IEEE 802.3-2018, [https://standards.ieee.org/standard/802\\_3-2018.html](https://standards.ieee.org/standard/802_3-2018.html)
- 2. *IEEE Standard for a Precision Clock Synchronization Protocol for Networked Measurement and Control Systems*, IEEE 1588-2008,<https://standards.ieee.org/standard/1588-2008.html>
- 3. *IEEE Standard for Ethernet Amendment 5: Specification and Management Parameters for Interspersing Express Traffic*, IEEE 802.3br™-2016, [https://standards.ieee.org/standard/802\\_3br-2016.html](https://standards.ieee.org/standard/802_3br-2016.html)
- 4. *IEEE Standard for Local and Metropolitan Area Networks Bridges and Bridged Networks Amendment 26: Frame Preemption*, IEEE 802.1Qbu™-2016, [https://standards.ieee.org/standard/802\\_1Qbu-2016.html](https://standards.ieee.org/standard/802_1Qbu-2016.html)
- 5. *ITU-T Timing and Synchronization Aspects in Packet Networks*, ITU-T G.8261 08/2013, <https://www.itu.int/rec/T-REC-G.8261>
- 6. *Cisco QSGMII Specification*, EDCS-540123 Rev. 1.3
- 7. *Cisco Q-USGMII Specification*, EDCS-1155168 Rev. 4.2

# **2.0 INTRODUCTION**

# **2.1 General Description**

The LAN8814 is a low-power, quad-port triple-speed (10BASE-T/100BASE-TX/1000BASE-T) Ethernet physical layer transceiver (PHY) that supports transmission and reception of data on standard CAT-5, as well as CAT-5e and CAT-6, Unshielded Twisted Pair (UTP) cables.

The LAN8814 supports industry-standard QSGMII (Quad Serial Gigabit Media Independent Interface) and Q-USGMII (Quad Universal Serial Gigabit Media Independent Interface) providing chip-to-chip connection to four Gigabit Ethernet MACs using a single serialized link (differential pair) in each direction.

The LAN8814 supports high-accuracy timestamping functions to support IEEE-1588 solutions using Microchip Ethernet switches, as well as customer solutions based on SoCs and FPGAs. The LAN8814 also provides Synchronous Ethernet (SyncE) and TSN frame preemption support.

The LAN8814 reduces board cost and simplifies board layout by using on-chip termination resistors for the line-facing differential pairs.

The LAN8814 offers diagnostic features to facilitate system bring-up and debugging in production testing and in product deployment. The LinkMD TDR-based cable diagnostic identifies faulty copper cabling. Integrated loopback functions verify analog and digital data paths.

The LAN8814 is available in a 128-pin, RoHS Compliant TQFP package with commercial ( $0^{\circ}$ C to +85 $^{\circ}$ C) and industrial (-40C to +85C) temperature ranges. An internal block diagram of the LAN8814 is shown in [Figure 2-1](#page-7-0).



#### <span id="page-7-0"></span>**FIGURE 2-1: INTERNAL BLOCK DIAGRAM**

The LAN8814 is designed for two primary target applications:

- [Switch Application](#page-8-0)
- [SoC Application](#page-8-1)

[Figure 2-2](#page-8-0) details a 64 Gbps industrial Ethernet switch configuration example that is based on the Microchip VSC7546 SparX-5i and six LAN8814 PHYs. The 24x 1GbE + 4x 10GbE is a typical configuration for the 64 Gbps Stock Keeping Unit. The SparX-5i industrial Ethernet switch family is available in 64 Gbps through 200 Gbps and supports up to 48x1GbE using twelve QSGMII/Q-USGMII interfaces.

<span id="page-8-0"></span>**FIGURE 2-2: SWITCH APPLICATION**



[Figure 2-3](#page-8-1) details a typical 4 Gbps industrial Ethernet System-on-Chip (SoC) application using a single LAN8814 PHY.

<span id="page-8-1"></span>



# **3.0 PIN DESCRIPTIONS AND CONFIGURATION**

# **3.1 Pin Assignments**

#### **FIGURE 3-1: PIN ASSIGNMENTS (TOP VIEW)**



| Pin Num.       | <b>Pin Name</b>       | Reset       | Pin Num. | <b>Pin Name</b>                                     | Reset     |
|----------------|-----------------------|-------------|----------|-----------------------------------------------------|-----------|
| $\mathbf{1}$   | <b>VDDAL PLL</b>      | Z           | 65       | VDDAH_PLL_PTP                                       | Z         |
| $\overline{c}$ | <b>ISET</b>           | AI          | 66       | <b>VDDAH ABPVT</b>                                  | Ζ         |
| 3              | <b>VDD33REF</b>       | Z           | 67       | <b>GPIO22</b>                                       | PD        |
| 4              | <b>VDDAH</b>          | Z           | 68       | GPIO0/1588 EVENT A/ALLPHYAD                         | <b>PD</b> |
| 5              | TX RXP A 0            | AI          | 69       | <b>GPIO1/1588 EVENT B/MODE SELO</b>                 | <b>PD</b> |
| 6              | TX RXN A 0            | Al          | 70       | <b>GPIO2/1588 REF CLK</b>                           | Ζ         |
| $\overline{7}$ | <b>VDDAL ADC A P0</b> | $\mathsf Z$ | 71       | <b>VDDIO</b>                                        | Z         |
| 8              | <b>VDDAL ADC B P0</b> | Ζ           | 72       | GPIO3/1588 LD ADJ/MODE SEL1                         | <b>PD</b> |
| 9              | TX RXP B 0            | AI          | 73       | GPIO4/1588_STI_CS_N/MODE_SEL2                       | PD        |
| 10             | TX RXN B 0            | AI          | 74       | GPIO5/1588 STI CLK/MODE SEL3                        | PU        |
| 11             | <b>VDDAH P0</b>       | Z           | 75       | GPIO6/1588_STI_DO/MODE_SEL4                         | PU        |
| 12             | TX RXP C 0            | Al          | 76       | <b>VDDIO</b>                                        | Al        |
| 13             | TX RXN C 0            | AI          | 77       | <b>GPIO7/RCVRD CLK IN1/TDI</b>                      | Z         |
| 14             | <b>VDDAL ADC C P0</b> | Z           | 78       | <b>GPIO8/RCVRD CLK IN2/TDO</b>                      | Z         |
| 15             | <b>VDDAL ADC D P0</b> | Z           | 79       | <b>GPIO9/RCVRD CLK OUT1/TMS</b>                     | Z         |
| 16             | TX RXP D 0            | Al          | 80       | <b>GPIO10/RCVRD CLK OUT2/TCK</b>                    | Z         |
| 17             | TX RXN D 0            | AI          | 81       | <b>VDDCORE</b>                                      | Al        |
| 18             | TX RXP A 1            | AI          | 82       | <b>INT N</b>                                        | PU        |
| 19             | TX_RXN_A_1            | AI          | 83       | GPIO11/PORT0LED1/LED MODE/<br><b>PORTO LED1 POL</b> | <b>PD</b> |
| 20             | VDDAL_ADC_A_P1        | Ζ           | 84       | GPIO12/PORT0LED2/PHYAD0/<br><b>PORTO LED2 POL</b>   | PD        |
| 21             | VDDAL ADC B P1        | Z           | 85       | GPIO13/PORT3LED1/PHYAD1/<br><b>PORT3 LED1 POL</b>   | <b>PD</b> |
| 22             | $TX_RXP_B_1$          | AI          | 86       | GPIO14/PORT3LED2/PHYAD2/<br>PORT3 LED2 POL          | PD        |
| 23             | TX RXN B 1            | AI          | 87       | <b>VDDIO</b>                                        | Z         |
| 24             | <b>VDDAH P1</b>       | Ζ           | 88       | GPIO15/SOF0/PHYAD3                                  | PD        |
| 25             | TX RXP C 1            | AI          | 89       | GPIO16/SOF2/PHYAD4                                  | <b>PD</b> |
| 26             | TX RXN C 1            | AI          | 90       | <b>GPIO23/SOF3</b>                                  | PD        |
| 27             | <b>VDDAL ADC C P1</b> | Z           | 91       | NC                                                  | <b>PD</b> |
| 28             | <b>VDDAL ADC D P1</b> | Ζ           | 92       | NC                                                  | <b>PD</b> |
| 29             | TX RXP D 1            | AI          | 93       | <b>VDDIO</b>                                        | Ζ         |
| 30             | TX_RXN_D_1            | AI          | 94       | $TX_RXP_A_2$                                        | Al        |
| 31             | <b>VREG BYPASS</b>    | PU          | 95       | TX_RXN_A_2                                          | Al        |
| 32             | <b>CK25OUT EN</b>     | PD          | 96       | <b>VDDAL ADC A P2</b>                               | Ζ         |
| 33             | <b>REF CLK SEL0</b>   | <b>PU</b>   | 97       | <b>VDDAL ADC B P2</b>                               | Z         |
| 34             | VDDIO 1               | Ζ           | 98       | TX RXP B 2                                          | Al        |
| 35             | REF_CLK_SEL1          | PU          | 99       | TX RXN B 2                                          | Al        |
| 36             | <b>COMA MODE</b>      | PD          | 100      | <b>VDDAH P2</b>                                     | Ζ         |
| 37             | <b>RESET N</b>        | PU          | 101      | TX RXP C 2                                          | Al        |
| 38             | <b>TEST MODE</b>      | PD          | 102      | TX_RXN_C_2                                          | Al        |
| 39             | <b>VDDCORE</b>        | Ζ           | 103      | VDDAL_ADC_C_P2                                      | Z         |
| 40             | <b>VSS CK125</b>      | Ζ           | 104      | <b>VDDAL ADC D P2</b>                               | Ζ         |
| 41             | <b>VDDAL CK125</b>    | Z           | 105      | TX RXP D 2                                          | Al        |
| 42             | <b>QSGMII RXP</b>     | Al          | 106      | TX RXN D 2                                          | Al        |
| 43             | <b>VDDAL SERDES</b>   | AI          | 107      | TX RXP A 3                                          | Al        |
| 44             | <b>QSGMII RXN</b>     | Al          | 108      | TX RXN A 3                                          | AI        |

<span id="page-10-0"></span>**TABLE 3-1: PIN ASSIGNMENTS**



The pin reset state definitions are detailed in [Section 1.3, "Pin Reset States"](#page-6-1).

Ξ

# **3.2 Pin Descriptions**

This section contains descriptions of the various LAN8814 pins. The "**\_N**" symbol in the signal name indicates that the active, or asserted, state occurs when the signal is at a low voltage level. For example, **RESET\_N** indicates that the reset signal is active low. When "**\_N**" is not present after the signal name, the signal is asserted when at the high voltage level. The pin buffer type definitions are detailed in [Section 1.2, "Buffer Types".](#page-5-0)

The pin function descriptions have been broken into functional groups as follows:

- [Ethernet Media Interface Pins](#page-12-0)
- [QSGMII/Q-USGMII Interface Pins](#page-14-0)
- [System Clock and Synchronous Ethernet Pins](#page-15-0)
- [IEEE 1588 Pins](#page-16-0)
- [Miscellaneous Pins](#page-17-0)
- [JTAG Pins](#page-19-0)
- [Configuration Strap Input Pins](#page-20-0)
- [Power and Ground Pins](#page-21-0)

#### **Name Symbol Buffer Buffer Description** Ethernet Port 0 TX/RX Positive Channel A **TX\_RXP\_A\_0** AIO Port 0 Channel A positive signal of differential pair Ethernet Port 0 TX/RX Negative Channel A **TX\_RXN\_A\_0** AIO Port 0 Channel A negative signal of differential pair Ethernet Port 0 TX/RX Positive Channel B **TX\_RXP\_B\_0** AIO Port 0 Channel B positive signal of differential pair Ethernet Port 0 TX/RX Negative Channel B **TX\_RXN\_B\_0** AIO Port 0 Channel B negative signal of differential pair Ethernet Port 0 TX/RX Positive Channel C **TX\_RXP\_C\_0** AIO Port 0 Channel C positive signal of differential pair Ethernet Port 0 TX/RX Negative Channel C **TX\_RXN\_C\_0** AIO Port 0 Channel C negative signal of differential pair Ethernet Port 0 TX/RX Positive Channel D **TX\_RXP\_D\_0** AIO Port 0 Channel D positive signal of differential pair Ethernet Port 0 TX/RX Negative Channel D **TX\_RXN\_D\_0** AIO Port 0 Channel D negative signal of differential pair Ethernet Port 1 TX/RX Positive Channel A **TX\_RXP\_A\_1** AIO Port 1 Channel A positive signal of differential pair Ethernet Port 1 TX/RX Negative Channel A **TX\_RXN\_A\_1** AIO Port 1 Channel A negative signal of differential pair Ethernet Port 1 TX/RX Positive Channel B **TX\_RXP\_B\_1** AIO Port 1 Channel B positive signal of differential pair

#### <span id="page-12-0"></span>**TABLE 3-2: ETHERNET MEDIA INTERFACE PINS**

# **TABLE 3-2: ETHERNET MEDIA INTERFACE PINS (CONTINUED)**







## <span id="page-14-0"></span>**TABLE 3-3: QSGMII/Q-USGMII INTERFACE PINS**



## <span id="page-15-0"></span>**TABLE 3-4: SYSTEM CLOCK AND SYNCHRONOUS ETHERNET PINS**



۳

#### <span id="page-16-0"></span>**TABLE 3-5: IEEE 1588 PINS**



# <span id="page-17-0"></span>**TABLE 3-6: MISCELLANEOUS PINS**



щ

# **TABLE 3-6: MISCELLANEOUS PINS (CONTINUED)**



# **TABLE 3-6: MISCELLANEOUS PINS (CONTINUED)**



# <span id="page-19-0"></span>**TABLE 3-7: JTAG PINS**



<span id="page-20-0"></span>



# <span id="page-21-0"></span>**TABLE 3-9: POWER AND GROUND PINS**



щ

# **3.3 Configuration Straps**

Configuration straps allow various features of the device to be automatically configured to user defined values. Configuration straps are latched upon the release of pin reset (**RESET\_N**). Configuration straps do not include internal resistors and require the use of external resistors.

**Note:** The system designer must ensure that configuration strap pins meet timing requirements. If configuration strap pins are not at the correct voltage level prior to being latched, the device may capture incorrect strap values.

**Note:** When externally pulling configuration straps high, the strap must be tied to **VDDIO**.

**APPLICATION NOTE:** All straps must be pulled-up or pulled-down externally on the PCB to enable the desired operational state.

#### <span id="page-22-0"></span>3.3.1 DEVICE MODE SELECT (MODE SEL[4:0])

The **MODE** SEL[4:0] configuration straps select the device mode as follows:

**Note: MODE** SEL[4:0] definitions are preliminary and subject to change. **Note:** 1000BT Half Duplex is not advertised in any of the below device modes.

**Note:** When no strap-based configured is wanted, it is recommended to set **MODE\_SEL[4:0]** to either 0x18 (single-port system) or 0x19 (multi-port system). Both values enable 1000FD 100FD/HD 10FD/HD with EEE.

#### **TABLE 3-10: DEVICE MODE SELECTIONS (PRELIMINARY)**



# **TABLE 3-10: DEVICE MODE SELECTIONS (PRELIMINARY) (CONTINUED)**



#### **TABLE 3-10: DEVICE MODE SELECTIONS (PRELIMINARY) (CONTINUED)**



#### <span id="page-24-0"></span>3.3.2 PHY ADDRESS (PHYAD[4:0])

The **PHYAD[4:0]** configuration straps set the base value of the PHY's management address. The addresses of each of the 4 PHYs are the base value, as defined by **PHYAD[4:0]**, plus offsets of 0, 1, 2 and 3.

## <span id="page-24-1"></span>3.3.3 ALL PHYs ADDRESS (ALLPHYAD)

The **ALLPHYAD** configuration strap sets the default of the All-PHYAD Enable bit in the Common Control register which enables (pulled-down) or disables (pulled-up) the PHY's ability to respond to PHY Address 0 as well as it's assigned PHY address.

**Note:** This strap input is inverted compared to the register bit.

#### <span id="page-24-2"></span>3.3.4 LED MODE SELECT (LED\_MODE)

The **LED\_MODE** configuration strap selects between Individual-LED (pulled-up) or Tri-color-LED (pulled-down) modes. All 8 LEDs are configured with identical behavior. The **LED\_MODE** configuration strap is sampled and latched at power-up/reset and is defined as follows:

**0:** Tri-color-LED mode

**1:** Individual-LED mode

LED operation is described in [Section 5.19, "LEDs"](#page-64-0).

#### <span id="page-25-0"></span>3.3.5 LED POLARITY (PORT[3:0] LED[2:1] POL)

The **PORT[3:0]** LED[2:1] POL configuration straps set the default polarity of the LED pins. When a LED pin is used as a function mode strap (for example a PHY address bit), the default LED pin polarity is automatically selected based on the inverse of the strap value. A LED, via a resistor, is then used as a pull-up or pull-down. This is shown in [Figure 3-2](#page-25-1).

<span id="page-25-1"></span>



LED operation is described in [Section 5.19, "LEDs"](#page-64-0).

# **4.0 DEVICE CONNECTIONS**

The following example device connection information and diagrams are included in this section:

- [Voltage Regulator and Power Connections](#page-26-0)
- [QSGMII/Q-USGMII MAC Interface](#page-28-0)
- [Ethernet Media Interface](#page-28-1)

## <span id="page-26-0"></span>**4.1 Voltage Regulator and Power Connections**

The LAN8814 integrates an optional LDO controller for use with an external P-channel MOSFET to generate the 1.1V supply from an existing 2.5V or 3.3V source. Use of the LDO controller and MOSFET is not required. An external 1.1V supply can be alternatively utilized.

#### 4.1.1 MOSFET SELECTION

The selected MOSFET should exceed the following minimum requirements:

- P-channel
- 500 mA (continuous current)
- 3.3V or 2.5V (source input voltage)
- 1.1V (drain output voltage)

The VGS for the MOSFET must be operating in the constant current saturated region and not towards the threshold voltage for the cut-off region of the MOSFET, VGS(th).

A 220 µF electrolytic capacitor between 1.1V and ground is required for proper LDO operation.

#### 4.1.2 LDO DISABLE

The LDO controller is enabled by default. It may alternatively be disabled via internal register settings. An external source of 1.1V is necessary if the LDO is disabled.

#### 4.1.3 POWER CONNECTIONS

[Figure 4-1](#page-27-0) illustrates the device power connections.

<span id="page-27-0"></span>



# <span id="page-28-0"></span>**4.2 QSGMII/Q-USGMII MAC Interface**

[Figure 4-2](#page-28-2) illustrates the device QSGMII/Q-USGMII MAC interface connections.

#### <span id="page-28-2"></span>**FIGURE 4-2: QSGMII/Q-USGMII MAC INTERFACE CONNECTIONS**



## <span id="page-28-1"></span>**4.3 Ethernet Media Interface**

[Figure 4-3](#page-28-3) illustrates the device Ethernet media interface connections.

# <span id="page-28-3"></span>**FIGURE 4-3: ETHERNET MEDIA INTERFACE CONNECTIONS**



**Note:** The device supports integrated connector magnetics with ganged center taps.

# **5.0 FUNCTIONAL DESCRIPTIONS**

This section provides additional details of the major features supported by the LAN8814:

- [10BASE-T/100BASE-TX Transceiver](#page-29-0)
- [1000BASE-T Transceiver](#page-30-0)
- [Auto MDI/MDIX \(Pair-Swap\)](#page-31-0)
- [Alignment and Polarity Detection/Correction](#page-32-0)
- [Wave Shaping, Slew-Rate Control, and Partial Response](#page-32-1)
- [Auto-Negotiation](#page-32-2)
- [LinkMD Cable Diagnostics](#page-35-0)
- [Synchronous Ethernet](#page-37-0)
- [IEEE 1588 \(PTP\)](#page-40-0)
- [Energy Efficient Ethernet \(EEE\)](#page-49-0)
- [IEEE 802.3-2018 Frame Preemption](#page-50-0)
- [Start of Frame Indication](#page-50-1)
- [Signal Quality Index](#page-51-0)
- [Loopbacks](#page-54-0)
- [QSGMII/Q-USGMII](#page-57-0)
- [MIIM \(MDIO\) Interface](#page-59-1)
- [Interrupts](#page-60-0)
- [GPIOs](#page-61-0)
- [LEDs](#page-64-1)
- [Coma Mode](#page-67-0)
- [Power Management](#page-68-0)
- [PLL/Clocks and Resets](#page-70-0)
- [JTAG](#page-72-0)

# <span id="page-29-0"></span>**5.1 10BASE-T/100BASE-TX Transceiver**

#### 5.1.1 100BASE-TX TRANSMIT

The 100BASE-TX transmit function performs parallel-to-serial conversion, 4B/5B coding, scrambling, NRZ-to-NRZI conversion, and MLT-3 encoding and transmission.

The circuitry starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125 MHz serial bit stream. The data and control stream is then converted into 4B/5B coding, followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT-3 current output. The output current is set by an external 6.04 k $\Omega$  1% resistor for the 1:1 transformer ratio.

The output signal has a typical rise/fall time of 4 ns and complies with the ANSI TP-PMD standard regarding amplitude balance, and overshoot. The wave-shaped 10BASE-T output is also incorporated into the 100BASE-TX transmitter.

#### 5.1.2 100BASE-TX RECEIVE

The 100BASE-TX receiver function performs adaptive equalization, DC restoration, MLT-3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion.

The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Because the amplitude loss and phase distortion are a function of the cable length, the equalizer must adjust its characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, then tunes itself for optimization. This is an ongoing process and self-adjusts against environmental changes such as temperature variations.

Next, the equalized signal goes through a DC-restoration and data-conversion block. The DC-restoration circuit compensates for the effect of baseline wander and improves the dynamic range. The differential data conversion circuit converts the MLT-3 format back to NRZI. The slicing threshold is also adaptive.

The clock-recovery circuit extracts the 125 MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/ 5B decoder. Finally, the NRZ serial data is converted to the MII/GMII or Reduced Gigabit Media Independent Interface format and provided as the input data to the MAC.

#### 5.1.3 SCRAMBLER/DE-SCRAMBLER (100BASE-TX ONLY)

The purpose of the scrambler is to spread the power spectrum of the signal to reduce electromagnetic interference (EMI) and baseline wander. Transmitted data is scrambled using an 11-bit wide Linear Feedback Shift Register (LFSR). The scrambler generates a 2047-bit non-repetitive sequence, then the receiver de-scrambles the incoming data stream using the same sequence as at the transmitter.

#### 5.1.4 10BASE-T TRANSMIT

The 10BASE-T output drivers are incorporated into the 100BASE-TX drivers to allow for transmission with the same magnetic. The drivers perform internal wave-shaping and pre-emphasis, and output signals with typical amplitude of 2.5V peak for standard 10BASE-T mode and 1.75V peak for energy-efficient 10BASE-Te mode. The 10BASE-T/ 10BASE-Te signals have harmonic contents that are at least 31 dB below the fundamental frequency when driven by an all-ones Manchester-encoded signal.

#### 5.1.5 10BASE-T RECEIVE

On the receive side, input buffer and level-detecting squelch circuits are used. A differential input receiver circuit and a Phase-Locked Loop (PLL) perform the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 300 mV or with short pulse widths to prevent noises at the receive inputs from falsely triggering the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the device decodes a data frame. The receiver clock is maintained active during idle periods between receiving data frames.

The device removes all 7 bytes of the preamble and presents the received frame starting with the Start of Frame Delimiter (SFD) to the MAC.

Auto-polarity correction is provided for the receiving differential pair to automatically swap and fix the incorrect ± polarity wiring in the cabling.

# <span id="page-30-0"></span>**5.2 1000BASE-T Transceiver**

The 1000BASE-T transceiver is based on a mixed-signal/digital-signal processing (DSP) architecture, which includes the analog front-end, digital channel equalizers, trellis encoders/decoders, echo cancelers, cross-talk cancelers, precision clock recovery scheme, and power-efficient line drivers.

#### 5.2.1 ANALOG ECHO-CANCELLATION CIRCUIT

In 1000BASE-T mode, the analog echo-cancellation circuit helps to reduce the near-end echo. This analog hybrid circuit relieves the burden of the ADC and the adaptive equalizer.

This circuit is disabled in 10BASE-T/100BASE-TX mode.

## 5.2.2 AUTOMATIC GAIN CONTROL (AGC)

In 1000BASE-T mode, the AGC circuit provides initial gain adjustment to boost up the signal level. This pre-conditioning circuit is used to improve the signal-to-noise ratio of the receive signal.

## 5.2.3 ANALOG-TO-DIGITAL CONVERTER (ADC)

In 1000BASE-T mode, the ADC digitizes the incoming signal. ADC performance is essential to the overall performance of the transceiver.

This circuit is disabled in 10BASE-T/100BASE-TX mode.

#### 5.2.4 TIMING RECOVERY CIRCUIT

In 1000BASE-T mode, the mixed-signal clock recovery circuit together with the digital PLL is used to recover and track the incoming timing information from the received data. The digital PLL has very low long-term jitter to maximize the signal-to-noise ratio of the receive signal.

The 1000BASE-T slave PHY must transmit the exact receive clock frequency recovered from the received data back to the 1000BASE-T master PHY. Otherwise, the master and slave will not be synchronized after long transmission. This also helps to facilitate echo cancellation and NEXT removal.

#### 5.2.5 ADAPTIVE EQUALIZER

In 1000BASE-T mode, the adaptive equalizer provides the following functions:

- Detection for partial response signaling
- Removal of NEXT and ECHO noise
- Channel equalization

Signal quality is degraded by residual echo that is not removed by the analog hybrid because of impedance mismatch. The device uses a digital echo canceler to further reduce echo components on the receive signal.

In 1000BASE-T mode, data transmission and reception occurs simultaneously on all four pairs of wires (four channels). This results in high-frequency cross-talk coming from adjacent wires. The device uses three NEXT cancelers on each receive channel to minimize the cross-talk induced by the other three channels.

In 10BASE-T/100BASE-TX mode, the adaptive equalizer needs only to remove the inter-symbol interference and recover the channel loss from the incoming data.

#### 5.2.6 TRELLIS ENCODER AND DECODER

In 1000BASE-T mode, the transmitted 8-bit data is scrambled into 9-bit symbols and further encoded into 4D-PAM5 symbols. The initial scrambler seed is determined by the specific PHY address to reduce EMI when more than one device is used on the same board. On the receiving side, the idle stream is examined first. The scrambler seed, pair skew, pair order, and polarity must be resolved through the logic. The incoming 4D-PAM5 data is then converted into 9 bit symbols and de-scrambled into 8-bit data.

#### <span id="page-31-0"></span>**5.3 Auto MDI/MDIX (Pair-Swap)**

The Automatic MDI/MDI-X feature eliminates the need to determine whether to use a straight cable or a crossover cable between the device and its link partner. This auto-sense function detects the MDI/MDI-X pair mapping from the link partner, and assigns the MDI/MDI-X pair mapping of the device accordingly.

[Table 5-1](#page-31-1) shows the device 10/100/1000 pin configuration assignments for MDI/MDI-X pin mapping.



#### <span id="page-31-1"></span>**TABLE 5-1: MDI/MDI-X PIN MAPPING**

Auto-MDIX detection is enabled in the device by default.

Auto-MDIX can be disabled by setting the swapoff bit in the Digital Debug Control 1 register. The MDI/MDI-X mode may then be manually selected by the mdi\_set bit in the Digital Debug Control 1 register.

The Auto-MDIX status bits are located in the Digital AX/AN Status register.

An isolation transformer with symmetrical transmit and receive data paths is recommended to support Auto MDI/MDI-X.

# <span id="page-32-0"></span>**5.4 Alignment and Polarity Detection/Correction**

In 1000BASE-T mode, the device supports 50 ns ±10 ns difference in propagation delay between pairs of channels in accordance with the IEEE 802.3 standard, and automatically corrects the data skew so the corrected four pairs of data symbols are synchronized.

Additionally, the device detects and corrects polarity errors on all MDI pairs, a useful capability that exceeds the requirements of the standard. Polarity detection and correction applies to 10BASE-T and 1000BASE-T and is not required for 100BASE-TX.

## <span id="page-32-1"></span>**5.5 Wave Shaping, Slew-Rate Control, and Partial Response**

In communication systems, signal transmission encoding methods are used to provide the noise-shaping feature and to minimize distortion and error in the transmission channel.

- For 1000BASE-T, a special partial-response signaling method is used to provide the band-limiting feature for the transmission path.
- For 100BASE-TX, a simple slew-rate control method is used to minimize EMI.
- For 10BASE-T, pre-emphasis is used to extend the signal quality through the cable.

# <span id="page-32-2"></span>**5.6 Auto-Negotiation**

The device conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3 Specification [\[1\].](#page-6-2)

Auto-negotiation allows UTP link partners to select the highest common mode of operation.

During auto-negotiation, link partners advertise capabilities across the UTP link to each other, and then compare their own capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the two link partners is selected as the operating mode.

The following list shows the speed and duplex operation mode from highest to lowest:

- Priority 1: 1000BASE-T, full-duplex
- Priority 2: 1000BASE-T, half-duplex [\(Note](#page-32-3) 5-1)
- Priority 3: 100BASE-TX, full-duplex
- Priority 4: 100BASE-TX, half-duplex
- Priority 5: 10BASE-T, full-duplex
- Priority 6: 10BASE-T, half-duplex

<span id="page-32-3"></span>**Note 5-1** The device does not support 1000BASE-T, half-duplex and may not be enabled to advertise such.

If auto-negotiation is not supported or the device's link partner is forced to bypass auto-negotiation for 10BASE-T and 100BASE-TX modes, the device sets its operating mode by observing the input signal at its receiver. This is known as parallel detection, and allows the device to establish a link by listening for a fixed signal protocol in the absence of the auto-negotiation advertisement protocol.

The auto-negotiation link-up process is shown in [Figure 5-1.](#page-33-0)



# <span id="page-33-0"></span>**FIGURE 5-1: AUTO-NEGOTIATION FLOW CHART**

For 1000BASE-T mode, auto-negotiation is required and always used to establish a link. During 1000BASE-T autonegotiation, the master and slave configuration is first resolved between link partners. Then the link is established with the highest common capabilities between link partners.

Auto-negotiation is enabled by default after power-up or hardware reset. After that, auto-negotiation can be enabled or disabled through the Basic Control register, bit[12]. If auto-negotiation is disabled, the speed is set by the Basic Control register, bits[6, 13] and the duplex is set by the Basic Control register, bit[8].

If the speed is changed on the fly, the link goes down and either auto-negotiation and parallel detection initiate until a common speed between the device and its link partner is re-established for a link.

If the link is already established and there is no change of speed on the fly, the changes (for example, duplex and pause capabilities) will not take effect unless either auto-negotiation is restarted through the Basic Control register, bit[9], or a link-down to link-up transition occurs (that is, disconnecting and reconnecting the cable).

After auto-negotiation is completed, the link status is updated in the Basic Status register, bit[2], and the link partner capabilities are updated in Registers 5h, 6h, 8h, and Ah.

The auto-negotiation finite state machines use interval timers to manage the auto-negotiation process. The duration of these timers under normal operating conditions is summarized in [Table 5-2.](#page-34-0)

## <span id="page-34-0"></span>**TABLE 5-2: AUTO-NEGOTIATION TIMERS**



#### 5.6.1 AUTO-NEGOTIATION NEXT PAGE USAGE

The device supports "Next Page" capability which is used to negotiate Gigabit Ethernet and Energy Efficient Ethernet functionality as well as to support software controlled pages.

As described in IEEE 802.3 Annex 40C "Add-on interface for additional Next Pages", the device will autonomously send and receive the Gigabit Ethernet and Energy Efficient Ethernet next pages and then optionally send and receive software controlled next pages.

Gigabit Ethernet next pages consist of one message and two unformatted pages. The message page contains an 8 as the message code. The first unformatted page contains the information from the Auto-Negotiation Master Slave Control register. The second unformatted page contains the Master-Slave Seed value used to resolve the Master-Slave selection. The result of the Gigabit Ethernet next pages exchange is stored in Auto-Negotiation Master Slave Status register.

Gigabit Ethernet next pages are always transmitted, regardless of the advertised settings in the Auto-Negotiation Master Slave Control register.

Energy Efficient Ethernet (EEE) next pages consist of one message and one unformatted page. The message page contains a 10 as the message code (this value can be overridden in the EEE Message Code register). The unformatted page contains the information from the EEE Advertisement register. The result of the Gigabit Ethernet next pages exchange is stored in EEE Link Partner Ability register.

EEE next pages are transmitted only if the advertised setting in the EEE Advertisement register is not zero.

**APPLICATION NOTE:** The Gigabit Ethernet and EEE next pages may be viewed in Auto-Negotiation Next Page RX register as they are exchanged.

Following the EEE next page exchange, software controlled next pages are exchanged when the Next Page bit in the Auto-Negotiation Advertisement register is set. Software controlled next page status is monitored via the Auto-Negotiation Expansion register and Auto-Negotiation Next Page RX register.

## 5.6.2 PARALLEL DETECT DUPLEX

Normally, and according to IEEE 802.3, when parallel detection is used to establish the link, the resulting operation is set to half duplex. An option exists to force this result to full duplex. This is enabled by setting the LP Force 100 FD Override and/or LP Force 10 FD Override bits in the Parallel Detect Full Duplex Override register.

# <span id="page-35-0"></span>**5.7 LinkMD Cable Diagnostics**

The LinkMD function uses Time Domain Reflectometry (TDR) to analyze the cabling plant for common cabling problems, such as open circuits, short circuits, and impedance mismatches as well as the distance to the fault. Each of the four twisted pairs are tested separately.

LinkMD operates by sending a pulse of known amplitude and duration down the selected differential pair, then analyzing the polarity and shape of the reflected signal to determine the type of fault: open circuit for a positive/non-inverted amplitude reflection and short circuit for a negative/inverted amplitude reflection. The time duration for the reflected signal to return provides the approximate distance to the cabling fault. The LinkMD function processes this TDR information and presents it as a numerical value that can be translated to a cable distance.

LinkMD is initiated by accessing the Cable Diagnostic register. To test each individual cable pair, set the cable pair in the Cable Diagnostics Test Pair (VCT\_PAIR[1:0]) field of the Cable Diagnostic register, along with setting the Cable Diagnostics Test Enable (VCT\_EN) bit. The Cable Diagnostics Test Enable (VCT\_EN) bit will selfclear when the test is concluded.

The test results (for the pair just tested) are available in the Cable Diagnostic register. With the bit[9:0] Definition (VCT -SEL[1:0]) field set to '0', the Cable Diagnostics Status (VCT\_ST[1:0]) field will indicate a Normal (properly terminated), Open or Short condition, or Failed test.

If the test result was Open or Short, the Cable Diagnostics Data or Threshold (VCT\_DATA[7:0]) field indicates the distance to the fault in meters as approximately:

• distance to fault = (VCT DATA - 22)  $*$  4 / cable propagation velocity

This provides an accuracy of  $\pm 2\%$  to 3% for short and medium cables and  $\pm 5\%$  to 6% for long cables. Inaccuracy is due to cable pitch differences between cable manufacturers, where cable pitch is the number of wire twists per unit cable length.

Link MD supports diagnostic cable testing int he following three scenarios:

- [LinkMD with No Link Partner](#page-35-1)
- [LinkMD with Fully Passive Link Partner](#page-35-2)
- [LinkMD with Partially Active Link Partner](#page-36-0)

#### <span id="page-35-1"></span>5.7.1 LINKMD WITH NO LINK PARTNER

In this scenario, the remote end of the cable is unplugged.

Prior to running the cable diagnostics, perform a software reset via the Basic Control Register. After reset, the following must be configured:

- Auto Negotiation disabled via the Digital Debug Control 1 Register
- Auto MDI/MDI-X disabled via the Digital Debug Control 1 Register
- Full Duplex set via the Basic Control Register
- Link Speed set to 1000Mbps via the Basic Control Register
- Master-Slave configuration set to Slave via the Auto Negotiation Master Slave Control Register

Wait 10ms prior to testing the pairs.

In this scenario, for each of the four twisted pairs, LinkMD should only return Open or Short along with a distance.

- Open with "distance" providing the correct cable length indicates a good cable
- Short, or Open with any other distance indicates a bad cable

After running the cable diagnostics, perform another software reset via the Basic Control Register

#### <span id="page-35-2"></span>5.7.2 LINKMD WITH FULLY PASSIVE LINK PARTNER

In this scenario, the remote end of the cable is connected to a Link Partner. The Link Partner must be powered down or configured to be in the following passive state:

- Auto Negotiation disabled
- Auto MDI/MDI-X disabled

Prior to running the cable diagnostics, perform a software reset via the Basic Control Register. After reset, the following must be configured:

• Auto Negotiation disabled via the Digital Debug Control 1 Register
- Auto MDI/MDI-X disabled via the Digital Debug Control 1 Register
- Full Duplex set via the Basic Control Register
- Link Speed set to 1000Mbps via the Basic Control Register
- Master-Slave configuration set to Slave via the Auto Negotiation Master Slave Control Register

Wait 10ms prior to testing the pairs.

In this scenario, for each of the four twisted pairs, LinkMD will return Open or Short along with a distance, or Normal.

- Normal indicates a good cable which is properly terminated at the Link Partner. Due to no TDR reflections, no cable distance is available with this result (VCT[7:0] is invalid).
- Open or Short indicates a bad cable or improper Link Partner termination. VCT[7:0] indicates the distance to the cable fault.

After running the cable diagnostics, perform another software reset via the Basic Control Register.

#### 5.7.3 LINKMD WITH PARTIALLY ACTIVE LINK PARTNER

In this scenario, the remote end of the cable is connected to a Link Partner. The Link Partner is powered up and in the following state:

- Auto Negotiation may be enabled, disabled, or unknown
- Auto MDI/MDI-X is disabled, but we are able to selectively configure MDI or MDI-X, as required for the LinkMD tests

Prior to running the cable diagnostics, perform a software reset via the Basic Control Register. After reset, the following must be configured:

- Auto Negotiation disabled via the Digital Debug Control 1 Register
- Auto MDI/MDI-X disabled via the Digital Debug Control 1 Register
- Full Duplex set via the Basic Control Register
- Link Speed set to 1000Mbps via the Basic Control Register
- Master-Slave configuration set to Slave via the Auto Negotiation Master Slave Control Register

Wait 10ms prior to testing the pairs.

The LinkMD test is first run with the Link Partner in MDI mode on twisted pairs B, C, and D.

The LinkMD test is then run with the Link Partner in MDI-X mode on twisted pair A.

- Normal indicates a good cable which is properly terminated at the Link Partner. Due to no TDR reflections, no cable distance is available with this result (VCT[7:0] is invalid).
- Open or Short indicates a bad cable or improper Link Partner termination. VCT[7:0] indicates the distance to the cable fault.

After running the cable diagnostics, perform another software reset via the Basic Control Register.

- **APPLICATION NOTE:** If the Cable Diagnostics Status (VCT\_ST[1:0]) field indicates Failed, it is generally due to multiple pulses being received after sending out a single pulse. In this Partially Active test, the Link Partner is allowed to be in the Auto-Negotiation state, but if the Link Partner is mistakenly in forced 1000BASE-T or 100BASE-TX mode, the test will fail.
- **APPLICATION NOTE:** Any signal received from a link partner will interfere with the TDR test. Energy detection must first be checked on each wire pair by using the procedure in [Section 5.21.2, "Energy-Detect](#page-68-0) [Power-Down Mode".](#page-68-0)

## <span id="page-37-1"></span>**5.8 Synchronous Ethernet**

The device supports Synchronous Ethernet (SyncE), as specified by ITU-T G.8261. [Figure 5-2](#page-37-0) illustrates Synchronous Ethernet and IEEE-1588 in an Ethernet switch system. A system may have both SyncE and 1588, SyncE only, 1588 only, or neither SyncE nor 1588. Oscillator and Digital Phase-Locked Loop (DPLL) selection will vary accordingly. IEEE 1588 is discussed in [Section 5.9, "IEEE 1588 \(PTP\)".](#page-40-0)



<span id="page-37-0"></span>**FIGURE 5-2: SYNCHRONOUS ETHERNET AND IEEE 1588 SYSTEM DIAGRAM**

SyncE requirements for such a system are:

- Ability to select any timing source as the Primary timing reference, and any other timing source as the Secondary timing reference. Each multi-port device in this system must therefore provide two recovered timing outputs. Each of the two outputs must be able to select any port recovered timing, or either of the two recovered timing inputs. The two recovered timing outputs from each PHY are daisy-chained through the PHYs, ultimately providing two recovered timing outputs to the DPLL (the combined PHY functionality is two 24:1 recovered clock muxes toward the DPLL), The external DPLL provides cleanup, frequency conversion, failover between Primary/Secondary/ Holdover, etc.
- Ability to use a local high-quality oscillator as a timing reference, which might be Primary or Secondary or to provide a holdover timing mode when both Primary and Secondary are not available. In [Figure 5-2](#page-37-0), the Oven Controlled Crystal (Xtal) Oscillator (OCXO) provides this function.
- Ability to use the 1588 Packet-based Equipment Clock (PEC) as a SyncE timing reference, typically this is the Secondary timing reference. Recovering timing from 1588 packets is called "syntonization".
- Ability to use the selected timing reference as the transmit timing on all ports in the system. The SyncE clock buffer provides this fanout to the switch and all PHYs. For the LAN8814, this is connected to the system reference clock input.
- The external DPLL must monitor any backup timing source for quality before failing over to it. There are many specifications on allowable timing degradations (e.g., jitter and wander) and timeframes during a timing failover. These are handled by the external DPLL and are beyond the scope of this document, but the timing failure must be detected and the external DPLL notified within a small number of milliseconds.
	- FLF clock output squelching is used to meet these requirements.

Each device transmit port can run directly on its own recovered receive timing, or on a clock reference from the System PLL.

## 5.8.1 FAST LINK FAILURE

To aid Synchronous Ethernet applications, the device can indicate unstable link operation leading to link failure in ~1 ms. By comparison, standard IEEE 1000BASE-T link failure detection requires a minimum of 750 ms, which is unacceptable for Synchronous Ethernet applications.

If enabled, each PHY detects FLF and indicates the result via:

- An internal signal used to squelch the associated recovered clock output
- An internal register which can be read by software
- An interrupt to software (if enabled)
- If enabled, FLF may also be used directly as a link down indication

FLF is supported at all three port speeds as follows:

- At 1000 Mbps, FLF is asserted when remote receiver status goes low (part of the scrambled idles), or when the local descrambler loses lock.
- At 100 Mbps, FLF is asserted when the local descrambler loses lock.
- At 10 Mbps, FLF is asserted when remote link status (NLP) is not received in time to maintain Link Up.

At 100 and 1000 Mbps, FLF performance will be < 1 ms, measured by forcing the remote link partner off (e.g., reset or power-down). FLF is measured from the time the remote link partner is off until the time the local FLF signal is asserted.

At 10 Mbps, FLF performance is limited by the rate of NLP pulses which are specified in 802.3 as 16  $\pm$  8 ms. FLF at 10 Mbps will be 100 ms.

## 5.8.2 SYNCHRONOUS ETHERNET RECOVERED CLOCK OUTPUTS AND INPUTS

Two recovered receive clock outputs are provided from the device, each from any of the four ports or the two recovered timing inputs. The frequency of the recovered receive clocks depends on the speed of the associated PHY port (2.5 MHz, 25 MHz, or 125 MHz). Each output has the option to squelch the recovered clock if:

- The associated link is down
- The associated link is determined to be unstable based on the FLF feature
- The associated link is in 10BASE-T or 1000BASE-T Master mode
- The output is disabled by software





In addition, each recovered clock output supports a configurable divider capable of always providing 2.5 MHz as per the [Table 5-3.](#page-39-0)

<span id="page-39-0"></span>



**Note 5-2** These are the settings configured by a customer desiring 2.5 MHz clock output frequency for all port speeds. It is also possible to configure / 1 for all port speeds.

For applications with multiple PHY devices, the recovered output clocks can be daisy-chained as shown in [Figure 5-4](#page-40-1). [Figure 5-4](#page-40-1) illustrates a 12-port application using three LAN8814 PHYs. Synchronous Ethernet is configured to use recovered line timing from PHY1\_Port0 as the primary reference, and the recovered line timing from PHY2\_Port3 as the secondary reference. Due to the daisy-chaining of recovered line clocks, a DPLL with only two inputs can be used, saving DPLL component cost and board layout complications.

In daisy-chained applications, it is recommended that the PHY providing the recovered line clock provides a 2.5 MHz recovered clock output, and the daisy-chain PHY Dividers are set to divide-by-one. This ensures minimal duty cycle distortion through the recovered clock daisy-chain.

To use Synchronous Ethernet Recovered Clock Inputs and Outputs, they must be enabled as GPIOs and GPIO Alternate Functions. The GPIO Buffer Type and GPIO Direction must also be set appropriately.



<span id="page-40-1"></span>

## <span id="page-40-0"></span>**5.9 IEEE 1588 (PTP)**

The device provides hardware support for the IEEE 1588-2008 (v2) Precision Time Protocol (PTP), allowing time synchronization with remote Ethernet devices, packet time stamping and time driven event generation.

**Note:** Support for the IEEE 1588-2002 (v1) packet format is not provided.

**Note on terminology:** IEEE 1588 terminology has been updated to align with draft amendment P1588g/D1.2 (March 2022) *Master-Slave Optional Alternative Terminology*. Using this updated terminology, the components of a PTP network are described below:

- **Ordinary Clock (OC):** A PTP instance that has one PTP port, which is operating as either a timeTransmitter or a timeReceiver. A Grandmaster Clock is a special case of an OC/timeTransmitter which is the primary timing source for a given PTP domain.
- **Boundary Clock (BC):** A PTP instance which terminates PTP timing on its timeReceiver port and distributes the recovered PTP timing on one or more timeTransmitter port(s).
- **Transparent Clock (TC):** A PTP instance which passes timing transparently. A TC can be either End to End (E2E TC) or Peer to Peer (P2P TC), and may also be combined with an OC function.

Each port of the device may function as a timeTransmitter or a timeReceiver clock per the IEEE 1588-2008 specification. End-to-end and peer-to-peer link delay mechanisms are supported as are one-step and two-step operations.

A 48-bit seconds and 30-bit nanoseconds tunable Local Time Counter is provided that is used as the time source for all PTP timestamp related functions. A 1588 Local Time Events sub-module provides 1588 Local Time Counter comparison based interrupt generation and timestamp-related GPIO event generation. GPIO pins, when configured as an input, can be used to trigger a timestamp capture or the setting of the tunable Local Time Counter. When configured as an output, the GPIO pins can provide a signal based on a 1588 Local Time Target compare event. All features of the IEEE 1588 unit can be monitored and configured via their respective configuration and status registers.

IEEE 1588-2008 specifies a Precision Time Protocol (PTP) used by OC, BC, and TC devices to pass time information in order to achieve clock synchronization. Ten network message types are defined:

- Sync
- Follow Up
- Delay\_Req
- Delay\_Resp
- Pdelay Req
- Pdelay Resp
- Pdelay Resp Follow Up
- Announce
- Signaling
- Management

The first seven message types are used for clock synchronization. Using these messages, the protocol software may calculate the offset and network delay between timestamps, adjusting the timeReceiver clock frequency as needed. Refer to the IEEE 1588-2008 protocol for message definitions and proper usage.

A PTP domain is segmented into PTP sub-domains, which are then segmented into PTP communication paths. Within each PTP communication path there is a maximum of one timeTransmitter clock, which is the source of time for each timeReceiver clock. The determination of which clock is the timeTransmitter and which clock(s) is(are) the timeReceiver(s) is not fixed, but determined by the IEEE 1588-2008 protocol. Similarly, each PTP sub-domain may have only one timeTransmitter clock, referred to as the Grandmaster Clock.

PTP communication paths are conceptually equivalent to Ethernet collision domains and may contain devices which extend the network. However, unlike Ethernet collision domains, the PTP communication path does not stop at a network switch, bridge, or router. This leads to a loss of precision when the network switch/bridge/router introduces a variable delay. Boundary clocks are defined which conceptually bypass the switch/bridge/router (either physically or via device integration). Essentially, a boundary clock acts as a timeReceiver to an upstream timeTransmitter, and as a time-Transmitter to a one or more down stream timeReceiver(s). A boundary clock may contain multiple ports, but a maximum of one timeReceiver port is permitted.

Although boundary clocks solve the issue of the variable delay influencing the synchronization accuracy, they add clock jitter as each boundary clock tracks the clock of its upstream timeTransmitter. Another approach that is supported is the concept of transparent clocks. These devices measure the delay they have added when forwarding a message (the residence time) and report this additional delay either in the forwarded message (one-step) or in a subsequent message (two-step).

The PTP relies on the knowledge of the path delays between the timeTransmitter and the timeReceiver. With this information, and the knowledge of when the timeTransmitter has sent the packet, a timeReceiver can calculate its clock offset from the timeTransmitter and make appropriate adjustments. There are two methods of obtaining the network path delay. Using the end-to-end method, packets are exchanged between the timeReceiver and the timeTransmitter. Any intermediate variable bridge or switch delays are compensated by the transparent clock method described above. Using the round trip time and accounting for the residence time reported, the timeReceiver can calculate the mean delay from the timeTransmitter. Each timeReceiver sends and receives its own messages and calculates its own delay. While the end-to-end method is the simplest, it does add burden on the timeTransmitter since the timeTransmitter must process packets from each timeReceiver in the system. This is amplified when boundary clocks are replaced by transparent clocks. Also, the end-to-end delays must be recalculated if there is a change in the network topology. Using the peerto-peer method, packets are exchanged only between adjacent timeTransmitter, timeReceiver and transparent clocks. Each peer pair calculates the receive path delay. As time synchronization packets are forwarded between the time-Transmitter and the timeReceiver, the transparent clock adds the pre-measured receive path delay into the residence time. The final receiver adds its receive path delay. Using the peer-to-peer method, the full path delay is accounted for without the timeTransmitter having to service each timeReceiver. The peer-to-peer method better supports network topology changes since each path delay is kept up-to-date regardless of the port status.

High-level IEEE-1588 system operation is illustrated in [Section 5.8, "Synchronous Ethernet"](#page-37-1). [Figure 5-2](#page-37-0) is applicable to both the Switch and SoC applications, where the SoC application is a subset of what is shown (fewer PHYs), and noting there are functional differences that don't appear in the diagram but are described in this section.

Note, the SoC application also supports simplified 1588 operation using only the internal PLL with no external DPLL. In this lightweight configuration, 1588 software is still required and full 1588 accuracy is available. Recovered clock jitter and wander performance will be significantly worse compared to having an external DPLL, and it is not possible to maintain separate SyncE and 1588 timing.

Any timing source including the OCXO or Synchronous Ethernet Equipment Clock (EEC) might be selected as the reference clock into the 1588 Packet-based Equipment Clock (PEC). The output of the PEC provides the 1588 reference clock used in the Switch/SoC and PHY 1588 functions. The EEC function is related to SyncE, while to PEC function is related to PTP/1588.

System operation requires the same Time of Day (TOD) (within acceptable accuracy tolerances) exists in the switch and PHYs. Software is able to adjust the 1588 reference clock phase and frequency in the internal PLL or external DPLL, as well as the 1588 TOD in each device.

The device provides four 1588 Timestamp Engine instances, operating off the following clock domains:

- RX processing functions operate on each port-specific PHY RX clock domain.
- TX processing functions operate on each port-specific PHY TX clock domain.
- Control/Status Registers operate on the System clock domain.

The device also provides one instance of 1588 common functions, operating off the following clock domains:

- 1588 LTC, PPS and Event functions operate on the 1588 clock domain
- 1588 Serial Timestamp Interface and Control/Status Registers operate on the System clock domain.

The device support two basic 1588 operating modes:

- [1588 Standalone Mode Operation,](#page-42-0) in which the full classification an 1588 processing capabilities are available. This mode is to be used where the host device is not an advanced Microchip switch or other 1588 engine capable of operating with PCH or MCH headers.
- [1588 PCH Mode Operation](#page-43-0), in which no classification is available and only limited 1588 processing capabilities are used. This mode is to be used where the host device is an advanced Microchip switch (SparX-5i, etc.) or other 1588 engine capable of operating with PCH or MCH headers.

### 5.9.1 1588 OPERATION WITH FRAME PREEMPTION

The device supports 1588 timestamping of unfragmented e-frames. Timestamping of 1588 e-frames works in the presence of fragmented or unfragmented p-frames.

## <span id="page-42-0"></span>5.9.2 1588 STANDALONE MODE OPERATION

#### 5.9.2.1 Standalone Mode RX

In Standalone mode RX, arriving 1588 frames are identified and parsed, and the arrival timestamp is captured and placed into the Timestamp FIFO for use in the RX or TX frame modification block, which modifies PTP Message Timestamps and correctionField (CF).

To interoperate with legacy VSC 1588 PHYs using E2E TC mode, arriving 1588 frames are identified and parsed, and the arrival timestamp is captured and placed in the PTP Message header four-byte Reserved field. The format is 30-bit subseconds with the upper two Reserved bits set to zero, compatible with legacy VSC timestamping PHYs.

UDP checking and updating is as follows:

- UDP/IPv4: verify zero or valid checksum. If invalid, force FCF error. If valid, clear to zero.
- UDP/IPv6: verify non-zero (if enabled) and valid checksum. If invalid, force FCS error. If valid, update checksum pad types (if enabled).

FCS checking and updating is as follows:

• Incrementally update FCS based on all frame modifications. If arriving FCS or UDP checksum fails, ensure departing FCS fails.

#### 5.9.2.2 Standalone Mode TX

In Standalone mode TX, departing 1588 frames are identified and parsed, and the departure timestamp captured and placed into the Timestamp FIFO for use in the TX frame modification block which modifies PTP Message Timestamps and correctionField.

To interoperate with legacy VSC 1588 PHYs using E2E TC mode, departing 1588 frames are identified and parsed. The departure timestamp is captured and the 30-bit subseconds arrival timestamp is extracted from the PTP Message header four-byte Reserved field. The arrival timestamp and departure timestamp are placed into the Timestamp FIFO for use in the TX frame modification block, which updates the PTP Message correctionField as follows:

 $CF = A$  (original CF of the frame) + departure timestamp + TX delay – arrival timestamp

TX delay accounts for all known fixed/static plus variable delays from the TX timestamping point to the TX PHY port.

The device also updates the Ethernet FCS and UDP checksum pad bytes (if IPv6 and enabled) accordingly. If IPv4 and enabled, the device clears the UDP checksum field to zeros.

#### <span id="page-43-0"></span>5.9.3 1588 PCH MODE OPERATION

#### 5.9.3.1 PCH Mode RX

In PCH mode RX, arriving 1588 frames are not identified or parsed by the device. All arriving frames are given an arrival timestamp, which is in the ENT RSRV30 format. The preamble is replaced with a PCH/MCH TX header containing the arrival timestamp as shown in [Figure 5-5](#page-43-1), and this is passed to the QSGMII TX functions. Note, QSGMII TX and 1588 RX are the same direction, which is PHY to MAC. In this mode, arriving frames must have a minimum of three preamble bytes (e.g., 0x55, 0x55, 0xD5) to be properly handled and passed along toward QSGMII.

<span id="page-43-1"></span>



PCH/MCH Bytes 1 and 2 control frame preemption and timestamping. The following values are used:

- PktTyp[1:0]=00 (other values reserved)
- SubPortID[3:0]= Device port number (0, 1, 2, or 3)
- ExtTy[1:0]=01 (preemption disabled on this PHY port) or 10 (preemption enabled on this PHY port). ExtTy will be the same value for all frames on a port.
- Extension[39:32] convey preemption state. Refer to the USGMII specification for details.
	- Preemption Verify and Respond mPackets are passed transparently across the Q-USGMII using Extension values. The device does not generate or respond to these mPackets, it is left to the Q-USGMII link partner to handle Preemption Verification.
- Extension[31:0]=[0,0,30-bit arrival subseconds]
- CRC[7:0]=CRC-8 covering PCH/MCH as per USGMII specification

## 5.9.3.2 PCH Mode TX

In PCH mode TX, departing frames arrive from the QSGMII RX functions with their preamble replaced with a PCH or MCH RX header. 1588 frames of interest are identified by the device based on PCH or MCH header fields. Note, QSGMII RX and 1588 TX are the same direction, MAC to PHY.





PCH/MCH Bytes 2-4 control frame preemption and timestamping. The following values are used:

- PktTyp[1:0] = '00'
- SubPortID $[3:0]$  = Device port number  $(0, 1, 2, 0r 3)$
- Extension[39:32] = convey preemption state. Refer to the USGMII specification for details.
	- Preemption Verify and Respond mPackets are passed transparently across the Q-USGMII using Extension values. The device does not generate or respond to these mPackets, it is left to the Q-USGMII link partner to handle Preemption Verification.
- PCH (preemption enabled, PCH only supports two-step):
	- All frames on the port are expected to have ExtTy[1:0] = '10'.
		- However, frames with ExtTy[1:0] = '00' are treated as valid unfragmented frames. These frames will be passed to the line with valid preambles and will not be counted as Extension Type Mismatch errors.
		- Frames with ExtTy[1:0] = '01' or '11' are treated as invalid frames. They are counted as Extension Type Mismatch errors and discarded by the transmit PHY.
	- Extension[31] = indicates a departure timestamp is to be captured for this frame
	- Extension[15:0] = Signature (two-step Frame Signature)
- PCH (preemption disabled, PCH only supports two-step):
	- All frames on the port are expected to have ExtTy[1:0] = '00' or '01'.
		- ExtTy[1:0] = '00' indicates a frame not needing timestamp functions.
		- ExtTy[1:0] = '01' indicates a frame needing timestamp functions.
		- Frames having ExtTy[1:0] = '10' or '11' are treated as invalid frames. They are counted as Extension Type Mismatch errors and discarded by the transmit PHY.
	- Extension[31] = unused/ignore (ExtTy indicates when a departure timestamp is to be captured for this frame)
	- Extension[15:0] = Signature (two-step Frame Signature)
- MCH: Extension[31] = unused/ignore (DataCmd indicates when a departure timestamp operation is to be performed)
- Extension[30:16] = unused/ignore
- MCH: Extension[15] = indicates one-step or two-step
- MCH (preemption enabled):
	- All frames on the port are expected to have ExtTy[1:0] = '10'.
		- However, frames with ExtTy[1:0] = '00' are treated as valid unfragmented frames. These frames will be passed to the line with valid preambles and will not be counted as Extension Type Mismatch errors.
- Frames with ExtTy[1:0] = '01' or '11' are treated as invalid frames. They are counted as Extension Type Mismatch errors and discarded by the transmit PHY.
- MCH (preemption disabled):
	- All frames on the port are expected to have ExtTy[1:0] = '01'.
		- However, frames with ExtTy[1:0] = '00' are treated as valid unfragmented frames. These frames will be passed to the line with valid preambles and will not be counted as Extension Type Mismatch errors.
- Frames with ExtTy[1:0] = '10' or '11' are treated as invalid frames. They are counted as Extension Type Mismatch errors and discarded by the transmit PHY. MCH (two-step):
	- Extension $[15] = '0'$
	- Extension[14:10] = Signature (Frame Signature for two-step operation)
	- Extension[9] = unused/ignore
	- Extension[8:7] = unused/ignore
	- Extension[6:0] = unused/ignore
- MCH (one-step):
	- Extension $[15]$  = '1'
	- Extension[14:10] = unused/ignore
	- Extension[9] = UdpFix.UdpFix = '1' indicates this is a PTP/UDP/IPv6 frame and the two UDP checksum pad bytes are to be incrementally updated.
	- Extension[8:7] = DataCmd[1:0]. DataCmd[1:0] = '10' indicates this is a PTP frame to be timestamped and the correctionField must be updated using the ADD48\_CF (48-bit add) operation. Other values of DataCmd[1:0] are unused by the device and must be ignored (these frames are not timestamped).
	- Extension[6:0] = DataOfs[6:0]. For PTP frames where the correctionField must be updated, this provides the sixteen-bit location of the correctionField, starting with the first 16 bits of packet data following MCH CRC(7:0).
- CRC[7:0] = CRC-8 covering PCH/MCH as per USGMII specification

PCH is a standardized header supporting two-step operation using a Frame Signature. Frames with a valid Frame Signature are processed as 1588 frames. For these frames the departure 80-bit timestamp is captured and placed into the Timestamp FIFO along with the Signature [15:0] field to be either read by software over MDIO, or pushed off-chip via the 1588 Serial Timestamp Interface. Note, the 80-bit timestamp is really only 78 bits, with two bits always set to '00b'.

MCH is a non-standard extension of PCH enabling one-step operation in a PHY without classification capabilities. Frames with MCH DataCmd = '01' = ADD48\_CF (48-bit add) are processed as 1588 frames. For these frames, the departure 80-bit timestamp (78 bits plus two bits always set to '00b') is captured and placed into the Timestamp FIFO, along with the following MCH fields:

- For one-step frames, the DataOfs and UdpFix fields are put into the Timestamp FIFO along with the departure timestamp and sent to the Frame Modification block.
- For two-step frames, the Signature[14:0] field is put into the Timestamp FIFO along with the departure timestamp and is either read by software over MDIO or pushed off-chip via the 1588 Serial Timestamp Interface.

PCH/MCH frame signature is read by software via the PTP\_TX\_MSG\_HEADER2 register. Departure timestamp is read by software via the PTP\_TX\_SYNC\_SEC\_HI/MID/LO and PTP\_TX\_SYNC\_NS\_HI/LO registers.

The MCH processing essentially implements a TC between the PHY and the switch, where the switch has subtracted an arrival value from CF, and the PHY adds the departure timestamp to CF. All other 1588 operations are performed in the switch.

## <span id="page-46-0"></span>5.9.4 1588 LOCAL TIME COUNTER

The device contains a single 1588 LTC, shared by the four per-port 1588 Timestamp Engines.

The 1588 LTC is 48 bits of seconds and 30 bits of nanoseconds, plus 32 bits of sub-nanoseconds for precise adjustment. The 1588 LTC runs from a reference clock, which can be either not frequency-locked to any PHY timing (e.g., 250 MHz based on an independent reference), or locked to PHY timing but not at a frequency which is a direct multiple (e.g., 200 MHz based on the same reference clock as PHY timing).

The 1588 LTC is able to be set (initial load) and adjusted using configuration registers, the external **1588\_LD\_ADJ** pin, and the ePPS. LTC updates from the external **1588\_LD\_ADJ** pin and ePPS are configurable to be either one-shot or static (repeating).

The following LTC TOD load options are supported:

- Software-based: TOD is loaded from PTP\_LTC\_SET\_x registers when software writes to the PTP\_LTC\_LOAD register.
- 1PPS: TOD is loaded from PTP\_LTC\_SET\_x registers when a rising edge is detected on the **1588\_LD\_ADJ** pin.
- 1PPS with TOD: TOD is loaded when a 1PPS rising edge is detected on the **1588\_LD\_ADJ** pin, and the TOD is also serially encoded on the same pin.
- ePPS: TOD is loaded from PTP\_LTC\_SET\_x registers when a PPS is detected on the **1588\_REF\_CLK** pin.

#### 5.9.5 EXTERNAL 1588 INTERFACE

The device provides the following 1588 I/O pins:

- **1588\_REF\_CLK**: This input pin can provide an independent reference clock to use with the 1588 LTC functions. Other reference clock options are also supported.
	- This pin also supports Embedded 1 Pulse Per Second (ePPS) capability, where the PPS is coded into the clock signal by moving the falling edge of the clock signal at the appropriate time. ePPS is supported by Microchip Timing products and the SparX-5 at 25 MHz clock.
- **1588\_LD\_ADJ**: This input pin can be used to synchronize one or more LAN8814 1588 LTCs with the system 1588 TOD. This pin controls initial setting (load) and incremental update (adjust) of the internal 1588 LTC. It supports the "1PPS" and "1PPS with TOD" modes described in [Section 5.9.4, "1588 Local Time Counter".](#page-46-0) Note that while this signal is typically a 1PPS, it can also be a non-repeating signal or a signal which repeats at some rate other than 1 Hz.
- 1588 Serial Timestamp Interface (1588 STI) (**1588\_STI\_CLK**, **1588\_STI\_CS\_N**, **1588\_STI\_DO**): When enabled, the 1588 STI is used to export 1588 timestamp and signature to software during two-step PCH mode operation. This bus uses Serial Peripheral Interface (SPI) format where the device is the SPI Host.
- **1588** EVENT A, 1588 EVENT B: These output pins provide notification that a configurable 1588 LTC Event has occurred. The notification is triggered when the internal 1588 LTC has reached the software-configured Event TOD.
	- Either of these pins can also be used as a 1588 PPS OUT signal
- 1588 Event LTC Capture pins: Up to eight GPIOs can be designated as PTP GPIO Capture pins. A transition in the state of any of these input pins causes the 1588 LTC value to be latched in its corresponding set of softwarereadable PTP GPIO Capture registers, and optionally generate an interrupt. Refer to [Section 5.18, "GPIOs"](#page-61-0) for details.

The 1PPS with TOD format is as follows (refer to [Section 6.6.12, "1588 1PPS Format and Timing"](#page-98-0) for additional information.):

- 1PPS: Rising edge indicates the 1PPS position, the pulse width is 1 us.
- Waiting: a gap of 20 µs (logic low) between PPS and TOD
- TOD: 16 TOD octets, each occupies 10 µs consisting of a start bit (logic high), eight TOD bits (LSB-first) and a stop bit (logic low).
	- The first six octets are Seconds in IEEE 1588-2008 format. The device will use these octets to load the LTC.
	- The next six octets are Date in 0xYYMMHHMMSS decimal format. These octets are ignored by the device.
	- The final four octets are Reserved. These octets are ignored by the device.
- Idle: a gap of 999819 µs (logic low) between TOD and the next PPS rising edge

The format of the 1588 Serial Timestamp Interface is detailed in [Section 6.6.13, "1588 Serial Timestamp Interface \(STI\)](#page-99-0) [Format and Timing"](#page-99-0):

- **Port** is the 5-bit PHY Address.
- **Frame Signature** is the 16-bit value from the PCH/MCH header.
- **TimeStamp** is the 80-bit departure timestamp
	- 48 bits seconds
	- 30 bits nanoseconds (upper two bits = 2'b0)

The 1588 Serial Timestamp Interface is configurable as follows:

- **1588 STI CLK** pin frequency is configurable between 13.89 MHz and 62.5 MHz, based on dividing the system 125 MHz clock by integer values between [2, 8]. It is also configurable to the **1588\_STI\_DO** clock output based on rising or falling edge.
- Number of **1588\_STI\_CLK** periods (**1588\_STI\_CS\_N** deasserted) between consecutive timestamp outputs.
- Number of **1588\_STI\_CLK**s between **1588\_STI\_CS\_N** assertion and first valid bit of **1588\_STI\_DO**.
- Enable/Disable of the 1588 STI. Egress timestamps and signatures may either be read by software from internal registers (1588 STI Disabled), or are pushed off-chip via the 1588 STI (1588 STI Enabled).

The ePPS format is detailed in [Section 6.6.10, "1588\\_REF\\_CLK Reference Clock Timing"](#page-97-0).

To use external 1588 Interface pins they must be enabled as GPIOs and GPIO Alternate Functions. GPIO Buffer Type and GPIO Direction must also be set appropriately.

#### 5.9.6 1588 LOCAL TIME EVENTS

The 1588 Local Time Events block is responsible for generating and controlling all 1588 Local Time related events. Two Local Time event channels, A and B, are available. A block diagram of the 1588 Local Time Events is shown in [Figure 5-7.](#page-47-0)

## <span id="page-47-0"></span>**FIGURE 5-7: 1588 LOCAL TIME EVENTS TARGET BLOCK DIAGRAM**



For each Local Time event channel, a comparator compares the 1588 Local Time Counter with a Local Time Target loaded in the PTP LTC Target x Seconds High/Low Registers (PTP\_LTC\_TARGET\_SEC\_HI/LO\_x) and PTP LTC Target x Nanoseconds High/Low Registers (PTP\_LTC\_TARGET\_NS\_HI/LO\_x). Only the lower 32 bits of seconds is considered.

The Local Time Target register set requires four 16-bit write cycles, one to each quarter, before the register set is affected. The writes may be in any order. There is a register set for each Local Time event channel (A and B).

The Local Time Target can be read by setting the LTC Target Read (PTP\_LTC\_TARGET\_READ) bit in the PTP Command and Control register (PTP\_CMD\_CTL). This saves the current value of the both Local Time Targets (A and B) into the PTP LTC Target x Seconds High/Low Registers (PTP\_LTC\_TARGET\_SEC\_HI/LO\_x) and PTP LTC Target x Nanoseconds High/Low Registers (PTP\_LTC\_TARGET\_NS\_HI/LO\_x) where they can be read.

When the 1588 Local Time Counter reaches or passes the Local Time Target for a Local Time event channel, a Local Time event occurs, which triggers the following:

- The maskable interrupt for that Local Time event channel (PTP Timer Interrupt A (PTP\_TIMER\_INT\_A) or PTP Timer Interrupt B (PTP\_TIMER\_INT\_B) is set in the PTP Interrupt Status register (PTP\_INT\_STS).
- The PTP LTC Target x Actual Nanoseconds High/Low Registers is loaded from the nanoseconds portion of the 1588 Local Time Counter.

**APPLICATION NOTE**: Since the Local Time Target compare is a "greater than equals to" function, it is possible that it triggers with the 1588 Local Time Counter exceeding the Local Time Target value. These registers can be used to account for the variation.

- The Reload/Add A (RELOAD ADD A) or Reload/Add B (RELOAD ADD B) bit in the PTP General Configuration register (PTP\_GENERAL\_CONFIG) is checked to determine the new Local Time Target behavior:
	- $-$  RELOAD ADD = '1': The new Local Time Target is loaded from the Reload/Add Registers (PTP LTC Target x Reload/Add Seconds High/Low Registers (PTP\_LTC\_TARGET\_RELOAD\_SEC\_HI/LO\_x) and PTP LTC Target x Reload/Add Nanoseconds High/Low Registers (PTP\_LTC\_TARGET\_RELOAD\_NS\_HI/LO\_x)).
	- $RELOAD$   $ADD = '0'$ : The Local Time Target is incremented by the Reload/Add Registers (PTP LTC Target x Reload/Add Seconds High/Low Registers (PTP\_LTC\_TARGET\_RELOAD\_SEC\_HI/LO\_x) and PTP LTC Target x Reload/Add Nanoseconds High/Low Registers (PTP\_LTC\_TARGET\_RELOAD\_NS\_HI/LO\_x)). The Local Time Target Nanoseconds rolls over at 10^9 and the carry is added to the Local Time Target Seconds.

The Local Time Target Reload/Add register set requires four 16-bit write cycles, one to each quarter, before the register set is affected. The writes may be in any order. There is a register set for each Local Time event channel (A and B).

**Note:** Writing the 1588 Local Time Counter may cause the interrupt event to occur if the new 1588 Local Time Counter value is set equal to or greater than the current Local Time Target.

The Local Time Target reload function (RELOAD ADD = '1') allows the Host to pre-load the next trigger time in advance. The add function (RELOAD ADD = '0') allows for a automatic repeatable event.

#### 5.9.7 1588 GPIOS

In addition to time stamping PTP packets, the 1588 Local Time Counter value can be saved into a set of Local Time capture registers based on the GPIO inputs. The GPIO inputs can also be used to clear the 1588 Local Time Target compare event interrupt. When configured as outputs, GPIOs can be used to output a signal based on an 1588 Local Time Target compare events. Refer to [Section 5.18, "GPIOs"](#page-61-0) for additional information.

#### 5.9.8 1588 PROCESSING ENABLE/DISABLE

1588 chip functions such as Local Time Counter are enabled when the PTP Enable (PTP\_ENABLE) bit in the PTP Command and Control register (PTP\_CMD\_CTL) is set.

1588 packet processing functions (detection, frame modification, etc.) are separately enabled on each port using the Time-Stamp Unit Enable (TSU\_ENABLE) bit in the applicable port TSU General Configuration register (TSU\_GENER-AL\_CONFIG).

- **APPLICATION NOTE:** The setting of PTP Enable (PTP\_ENABLE) without setting Time-Stamp Unit Enable (TSU\_ENABLE) allows the 1588 Local Time Counter, Local Time Target and GPIOs, etc. to be used without network interaction.
- **APPLICATION NOTE:** 1588 packet processing requires TSU\_ENABLE to be set for each applicable port and PTP\_ENABLE to be set for the chip. Individual port TSU functions may be initially configured by assuring PTP\_ENABLE is cleared (TSU\_ENABLE can be either set of cleared in this case). Individual port TSU functions may also be configured while other 1588 functions are running by assuring the applicable port TSU\_ENABLE is cleared (PTP\_ENABLE is typically already set in this case).

If the PTP Disable (PTP\_DISABLE) bit is set, any frame modifications in process are completed, however no modifications are made to subsequent frames. Once all sub-modules are idle, the PTP Enable (PTP\_ENABLE) and PTP Disable (PTP\_DISABLE) bits are cleared.

When the PTP Enable (PTP\_ENABLE) bit goes low, the 1588 Local Time Counter is halted, no packet detection is performed, no GPIO timestamping is performed, no GPIO event indication is done and no frame modifications are performed. Ingress and egress frames are passed without any pipeline delays. Register writes are still allowed and any register status is preserved.

## 5.9.9 1588 TIMING

For 1588 timing information, refer to the following [Section 6.6, "AC Specifications"](#page-89-0) sub-sections:

- [1588 GPIO Timing](#page-96-0)
- [1588\\_REF\\_CLK Reference Clock Timing](#page-97-0)
- 1588 LD ADJ Timing
- [1588 1PPS Format and Timing](#page-98-0)
- [1588 Serial Timestamp Interface \(STI\) Format and Timing](#page-99-0)
- [1588\\_EVENT\\_A/B Timing](#page-99-1)
- [GPIO PTP Capture Timing](#page-100-0)
- [RCVRD\\_CLK\\_OUT1/2 Timing](#page-100-1)

## **5.10 Energy Efficient Ethernet (EEE)**

The device implements Energy Efficient Ethernet (EEE) as described in IEEE Standard 802.3az. The specification is defined around an EEE-compliant MAC on the host side and an EEE-compliant link partner on the line side that support the special signaling associated with EEE. EEE saves power by keeping the AC signal on the copper Ethernet cable at approximately 0V peak-to-peak as often as possible during periods of no traffic activity, while maintaining the link-up status. This is referred to as Low Power Idle (LPI) mode or state.

As set by the **MODE** SEL[4:0] configuration straps, the device has the EEE function enabled or disabled as the powerup default setting. The EEE function can be enabled or disabled by setting or clearing the following EEE advertisement bits in the EEE Advertisement register (MDIO Manageable Device (MMD) Address 7h, register 3Ch), followed by restarting auto-negotiation (writing a '1' to the Basic Control register, bit[9]):

- 1000BASE-T EEE (bit[2]) = '0/1' // Disable/Enable 1000 Mbps EEE mode
- 100BASE-TX EEE (bit[1]) = '0/1' // Disable/Enable 100 Mbps EEE mode

During LPI mode, the copper link responds automatically when it receives traffic and resumes normal PHY operation immediately, without blockage of traffic or loss of packet. This involves exiting LPI mode and returning to normal 100/ 1000 Mbps operating mode. Wake-up times are <16 µs for 1000BASE-T and <30 µs for 100BASE-TX. The LPI state is controlled independently for transmit and receive paths, allowing the LPI state to be active (enabled) for:

- Transmit cable path only
- Receive cable path only
- Both transmit and receive cable paths

During LPI mode, refresh transmissions are used to maintain the link; power savings occur in quiet periods. Approximately every 20 to 22 milliseconds, a refresh transmission of 200 to 220 microseconds is sent to the link partner. The refresh transmissions and quiet periods are shown in [Figure 5-8.](#page-49-0)

#### <span id="page-49-0"></span>**FIGURE 5-8: LPI MODE (REFRESH TRANSMISSIONS AND QUIET PERIODS)**



#### 5.10.1 TRANSMIT DIRECTION CONTROL (MAC-TO-PHY)

The PHY enters the LPI Sleep state for the transmit direction when the attached EEE-compliant MAC asserts the LPI opcode toward the PHY. The PHY remains in the transmit LPI Sleep state until the attached EEE-compliant MAC asserts a non-LPI opcode toward the PHY. While in the LPI Sleep state, the PHY will periodically send Refreshes to the EEEcompliant Link Partner to maintain the Link, clock recovery, etc.

#### 5.10.2 RECEIVE DIRECTION CONTROL (PHY-TO-MAC)

The PHY enters LPI mode for the receive direction when it receives the /P/ code bit pattern (Sleep/Refresh) from its EEE-compliant Link Partner. The PHY will pass the Sleep Request to the attached EEE-compliant MAC. The PHY remains in the receive LPI Sleep state while it continues to receive Refreshes from its Link Partner, and it will continue to inform the attached EEE-compliant MAC that it is in the receive LPI Sleep state. When the PHY receives a non /P/ code bit pattern (non-refresh), it exits the receive LPI Sleep state and signals a normal frame or normal idle to the attached EEE-compliant MAC.

## **5.11 IEEE 802.3-2018 Frame Preemption**

IEEE Standard 802.3-2018 [\[1\]](#page-6-0) specifies a method for interspersing express traffic by preempting the transmission of a normal packet, transmitting the express packet and then resuming the normal packet. The receiver likewise reassembles the fragmented normal packet.

The preemption and reassembly is performed using a newly defined mPacket format. This mPacket format starts with the normal preamble but supplements the normal Start of Frame Delimiter (SFD = 0xD5) with newly defined Start mPacket Delimiters (SMDs) of various values. Also added for certain mPackets is a fragment count octet.

If Frame Preemption is not in use, the SFD appears ahead of every Ethernet frame on the PHY port. If Frame Preemption is in use, one of several possible SMDs may appear in place of the SFD on the PHY ports. When using QSGMII, the SMD and SFD characters are passed transparently across QSGMII (no PCH/MCH header). When using Q-USGMII, the SMD and SFD characters are passed across Q-USGMII using the PCH or MCH header. See the IEEE 1588 PCH mode sections for format specifics. 1588 processing is supported with Frame Preemption but only for Express frames.

[Section 5.12, "Start of Frame Indication"](#page-50-0) defines SOF pulse generation support for the SMDs.

**APPLICATION NOTE:** Preemption is not supported at 10 Mbps.

## <span id="page-50-0"></span>**5.12 Start of Frame Indication**

The device supports the generation of an SOF pulse for the receive and transmit paths. Four SOF outputs are available, each of which is configurable to be any of the eight available SOF pulses (TX SOF and RX SOF on each port). The SOF pulse is generated when the Start of Frame Delimiter (SFD octet 0xD5 immediately following the preamble) is detected by the PCS and can be output onto any enabled GPIO pin by setting the corresponding bits in the General Purpose IO Data Select 1 register (GPIO\_DATA\_SEL1) or the General Purpose IO Data Select 2 register (GPIO\_DATA\_SEL2). The SOF pulse is always active high. For details on SOF detection timing, refer to [Section 6.6.8, "GPIO SOF Detection Tim](#page-95-0)[ing"](#page-95-0).

**Note:** The GPIO needs to be enabled and its direction set as an output via the General Purpose IO Enable register (GPIO\_EN) and the General Purpose IO Direction register (GPIO\_DIR). The GPIO Buffer Type (GPI-O\_BUF) field in the General Purpose IO Buffer Type register (GPIO\_BUF) also applies.

The SOF pulse can also be configured to detect 802.3-2018 SMDs. When the SOF\_preemption\_enable bits in MMD2 register 75 are set to "10", the SOF pulse is generated for any of the SMD values listed in 802.3-2018 *except* for the continuation frame: SMD-V (0x07), SMD-R (0x19), SMD-E (0xD5) and SMD-S[0,1,2,3] (0xE6, 0x4C, 0x7F or 0xB3). When the SOF\_preemption\_enable bits are set to '11', the SOF pulse is also generated for the continuation SMD values: SMD-C[0,1,2,3] (0x61, 0x52, 0x9E or 0x2A).

## **5.13 Signal Quality Index**

#### 5.13.1 BACKGROUND

MLT-3 modulation is used for data transmission in 100BASE-TX and PAM5 modulation is used for data transmission in 1000BASE-T.

Logically, 100BASE-TX (MLT-3) and 1000BASE-T (PAM5) have signal values of {-1, 0, +1} and {-2, -1, 0, +1, +2}, respectively. These logic levels are mapped to slicer reference levels of {-128, 0, 128} for 100BASE-TX and {-128, -64, 0, 64, 128} for 1000BASE-T. The middle points (the compare thresholds) are {-64, 64} for 100BASE-TX and are {-96, - 32, 32, 96} for 1000BASE-T.

Ideally, each receive data sample would be the maximum distance from the compare thresholds, with error values of 0. But because of noise and imperfection in real applications, the sampled data may be off from its ideal. The closer to the compare threshold, the worse the signal quality.

The slicer error is a measurement of how far the processed data is off from its ideal location. The largest instantaneous slicer error for 1000BASE-T is ±32. The largest instantaneous slicer error for 100BASE-TX is ±64.

A higher absolute slicer error means a degraded signal receiving condition.

#### 5.13.2 NON OPEN ALLIANCE LOW PASS FILTERED ERROR

**Note:** All registers references in this section are in Extended Page 1.

With this method, the slicer error is converted into an absolute value and then filtered by a programmable low pass filter. This is similar to taking the average of absolute slicer error over a long moving time window.

This mode is enabled by setting the sqi\_enable bit in the Dynamic Channel Quality (DCQ) Configuration register.

For each data sample, the difference between the absolute slicer error (scaled by x2 (before squaring) for 1000BASE-T) and the current filtered value is added back into the current filtered value. The sqi\_squ\_mode\_en bit in the DCQ Configuration register is used to square the (scaled) slicer error.

The sqi\_kp field in the DCQ Configuration register sets the weighting of the add back as a divide by  $2^{0.8q}$ -kp, effectively setting the filter bandwidth. As the sqi\_kp value is increased, the weighing is decreased, and the mean slicer error value takes a longer time to settle to a stable value. Also, as the sqi\_kp value is increased, there will be less variation in the mean slicer error value reported.

The filtered error value is saved every 1.0 ms (125,000 symbols).

In order to capture the current error value, the DCQ Read Capture bit in the DCQ Configuration register needs to be written as a high with the desired cable pair specified in the DCQ Channel Number field of the same register. The DCQ Read Capture bit immediately self-clears and the result is available in the Mean Slicer Error register.

A software based lookup table (derived empirically in lab conditions) may be used to report a Signal Quality Index (SQI) number.

## <span id="page-51-0"></span>5.13.3 OPEN ALLIANCE TC1/TC12 DCQ MEAN SQUARE ERROR

**Note:** All registers references in this section are in Extended Page 1.

This section defines the implementation of section 6.1.1 of the TC1 and TC12 specifications. The PHY can provide detailed information of the dynamic signal quality by means of an MSE value. This mode is enabled by setting the sqi\_enable bit in the DCQ Configuration register.

With this method, the slicer error is converted into a squared value and then filtered by a programmable low pass filter. This is similar to taking the average of absolute slicer error over a long moving time window.

For each data sample, the difference between the absolute slicer error (scaled by x2 (before squaring) for 1000BASE-T) and the current filtered value is added back into the current filtered value.

The sqi\_squ\_mode\_en bit in the DCQ Configuration register must be set to choose square mode.

The sqi\_kp field in the DCQ Configuration register sets the weighting of the add back as a divide by  $2^{nsqi_kp}$ , effectively setting the filter bandwidth. As the sqi kp value is increased, the weighing is decreased, and the mean slicer error value takes a longer time to settle to a stable value. Also, as the sqi kp value is increased, there will be less variation in the mean slicer error value reported.

The scale611 field in the DCQ Configuration register is used to set a divide by factor (divide by  $2^{x}$ <sup>scale611)</sup> such that the Mean Squared Error (MSE) value is linearly scaled to the range of 0 to 511. If the divide by factor is too small, the MSE value is capped at a maximum of 511.

The filtered error value is saved every 1.0 ms (125,000 symbols).

In order to capture the MSE value, the DCQ Read Capture bit in the DCQ Configuration register needs to be written as a high with the desired cable pair specified in the DCQ Channel Number field of the same register. The DCQ Read Capture= bit will immediately self-clear and the result will be available in the DCQ Mean Square Error register.

In addition to the current MSE value the worst case MSE value since the last read of DCQ Mean Square Error register is stored in DCQ Mean Square Error Worst Case register.

## 5.13.4 OPEN ALLIANCE TC1/TC12 DCQ SIGNAL QUALITY INDEX

**Note:** All registers references in this section are in Extended Page 1.

This section defines the implementation of section 6.1.2 of the TC1 and TC12 specifications. This mode builds upon the [OPEN Alliance TC1/TC12 DCQ Mean Square Error](#page-51-0) method by mapping the MSE value onto a simple quality index. This mode is enabled by setting the sqi\_enable bit, in the DCQ Configuration register.

**Note:** As in the [OPEN Alliance TC1/TC12 DCQ Mean Square Error](#page-51-0) method, the sqi\_squ\_mode\_en bit in the DCQ Configuration register must be set to choose square mode.

**Note:** As above in the [OPEN Alliance TC1/TC12 DCQ Mean Square Error](#page-51-0) method, the scale611 field in the DCQ Configuration register is used to set the divide by factor (divide by 2<sup>^scale611)</sup> such that the MSE value is linearly scaled to the range of 0 to 511.

The MSE value is compared to the thresholds set in the DCQ SQI Table Registers to provide an SQI value between 0 (worst value) and 7 (best value) as follows:

#### **TABLE 5-4: MSE TO SQI MAPPING**



In order to capture the SQI value, the DCQ Read Capture bit in the DCQ Configuration register needs to be written as a high with the desired cable pair specified in the DCQ Channel Number field of the same register. The DCQ Read Capture bit will immediately self-clear and the result will be available in the DCQ SQI register.

In addition to the current SQI, the worst case (lowest) SQI since the last read is available in the SQI Worst Case field.

The correlation between the SQI values stored in the DCQ SQI register and an according Signal to Noise Ratio (SNR) based on Additive White Gaussian (AWG) noise (bandwidth of 80 MHz @ 100 Mbps / 550 MHz @ 1000 Mbps) is shown in [Table 5-5](#page-53-1) and [Table 5-6](#page-53-0). The bit error rates to be expected in the case of white noise as interference signal is shown in the table as well for information purposes.

A link loss only occurs if the SQI value is 0.

#### <span id="page-53-1"></span>**TABLE 5-5: 1000M SQI PERFORMANCE**



## <span id="page-53-0"></span>**TABLE 5-6: 100M SQI PERFORMANCE**



#### 5.13.5 OPEN ALLIANCE TC1/TC12 DCQ PEAK MSE VALUE

#### **Note:** All registers references in this section are in Extended Page 1.

This section defines the implementation of section 6.1.3 of the TC1 and TC12 specifications. The peak MSE value is intended to identify transient disturbances, which are typically in the microsecond range. This mode is enabled by setting the sqi\_enable bit, in the DCQ Configuration register.

With this method, the slicer error is converted into a squared value and then filtered by a programmable low pass filter. This is similar to taking the average of absolute slicer error over a moving time window.

For each data sample, the difference between the absolute slicer error (scaled by x2 (before squaring) for 1000BASE-T) and the current filtered value is added back into the current filtered value.

#### **Note:** The sqi\_squ\_mode\_en bit in the DCQ Configuration register must be set to choose square mode.

The sqi\_kp3 field in the DCQ Configuration register sets the weighting of the add back as a divide by 2^(sqi\_kp3), effectively setting the filter bandwidth. As the sqi\_kp3 value is increased, the weighing is decreased, and the mean slicer error value takes a longer time to settle to a stable value.

Every 1.0 ms (125,000 symbols), the highest filtered value over that previous 1.0 ms period is saved.

The scale613 field in the DCQ Configuration register is used to set a divide by factor (divide by 2<sup>^scale613+3)</sup> such that the peak MSE value is linearly scaled to the range of 0 to 63. If the divided by factor is too small, the peak MSE value is capped at a maximum of 63.

In order to capture the peak MSE value, the DCQ Read Capture bit in the DCQ Configuration register needs to be written as a high with the desired cable pair specified in the DCQ Channel Number field of the same register. The DCQ Read Capture bit will immediately self-clear and the result will be available in the DCQ Peak MSE register.

In addition to the current peak MSE value, the worst case peak MSE value since the last read of DCQ Peak MSE register is stored in the same register.

## **5.14 Loopbacks**

The device supports the following loopback operations to verify analog and/or digital paths:

- [Digital \(Near-End\) Loopback](#page-54-0)
- [Remote \(Far-End\) Loopback](#page-55-0)
- [External Connector Loopback](#page-55-1)
- [QSGMII/Q-USGMII Loopback](#page-56-0)

All loopbacks are enabled on an individual per-port basis.

#### <span id="page-54-0"></span>5.14.1 DIGITAL (NEAR-END) LOOPBACK

This loopback mode checks the QSGMII/Q-USGMII transmit and receive data paths between the device and the external MAC, and is supported for all three speeds (10/100/1000 Mbps) at full-duplex.

The loopback data path is shown in [Figure 5-9](#page-55-2).

- 1. QSGMII/Q-USGMII MAC transmits frames to the device.
- 2. Frames are wrapped around inside the device.

3. The device transmits frames back to QSGMII/Q-USGMII MAC.

## <span id="page-55-2"></span>**FIGURE 5-9: DIGITAL (NEAR-END) LOOPBACK**



## <span id="page-55-0"></span>5.14.2 REMOTE (FAR-END) LOOPBACK

This loopback mode checks the line (differential pairs, transformer, RJ-45 connector, Ethernet cable) transmit and receive data paths between the device and its link partner, and is supported for 1000BASE-T full-duplex mode only.

The loopback data path is shown in [Figure 5-10](#page-55-3).

- 1. The Gigabit PHY link partner transmits frames to the device.
- 2. Frames are wrapped around inside the device.
- 3. The device transmits frames back to the Gigabit PHY link partner.

## <span id="page-55-3"></span>**FIGURE 5-10: REMOTE (FAR-END) LOOPBACK**



## <span id="page-55-1"></span>5.14.3 EXTERNAL CONNECTOR LOOPBACK

The external connector loopback testing feature allows the twisted pair interface to be looped back externally. This loopback tests the PHY digital and MAC connectivity. When using this feature, the PHY must be connected to a loopback connector or a loopback cable. Pair A must be connected to pair B, and pair C to pair D, as shown in [Figure 5-11.](#page-55-4) The connector loopback feature functions at all available interface speeds.

## <span id="page-55-4"></span>**FIGURE 5-11: EXTERNAL CONNECTOR LOOPBACK**



## <span id="page-56-0"></span>5.14.4 QSGMII/Q-USGMII LOOPBACK

This QSGMII/Q-USGMI loopback testing feature calls various portions of the QSGMII/Q-USGMI block to be tested, as shown in [Figure 5-11](#page-55-4). When frames are looped in the QSGMII/Q-USGMII PCS1G, individual ports are looped, not the entire QSGMII/Q-USGMII. When frames are looped in the QSGMII/Q-USGMI SerDes, all four ports are looped.





## **5.15 QSGMII/Q-USGMII**

The device provides a QSGMII/Q-USGMII interface that adheres to the QSGMII Specification Rev. 1.3 [\[6\]](#page-6-1) (EDCS-540123) and Q-USGMII Specification Rev. 4.2 (EDCS-115168) [\[7\]](#page-6-2). QSGMII/Q-USGMII is a serial chip-chip connection that connects the LAN8814 PHY ports with four MACs in the Switch or SoC. [Figure 5-13](#page-57-0) illustrates QSGMII/Q-USGMII operation, with the switch/SoC on the left and the LAN8814 on the right.



<span id="page-57-0"></span>**FIGURE 5-13: QSGMII/Q-USGMII SYSTEM DIAGRAM**

Each device PHY connects to an SGMII "PCS1G" block (each is shown in [Figure 5-13](#page-57-0) as a separate TX PCS1G and RX PCS1G). The four SGMII TX PCS1G outputs are multiplexed together by the TX QSGMII Extender, which then swaps the Port 0 K28.5 symbol to K28.1 for Port 0 in the TX QSGMII Extender, before multiplexing the four ports together.

Each PCS1G instance includes a Jitter Test Pattern (JTP) Generator and Checker. The JTP Generator supports the following test patterns:

- High Frequency Test Pattern repeated transmission of D21.5 code group
- Low Frequency Test Pattern repeated transmission of K28.7 code group
- Mixed Frequency Test Pattern repeated transmission of K28.5 code group
- Long Continuous Random Test Pattern 1524 byte frames
- Short Continuous Random Test Pattern 360 byte frames

The JTP Checker provides Checker Lock and Error Detected indications, as well as an error count.

The RX QSGMII Extender uses the K28.1 symbol to locate Port 0, then swaps the K28.1 symbol back to the original K28.5, before sending the four demultiplexed streams to their RX PCS1G blocks.



- **Note:** Frame Preemption operates as follows (consistent with the Q-USGMII specification and SparX-5i operation):
	- Frame Preemption over Q-USGMII: With Q-USGMII, the PCH/MCH header replaces the Preamble bytes including the SMD/SFD and FRAG\_COUNT symbols. So the Frame Preemption information is conveyed as part of the PCH/MCH header.
	- Frame Preemption over QSGMII: The SMD/SFD and FRAG\_COUNT symbols are passed transparently through the QSGMII interface as a normal part of the preamble.

In both cases, SPD always appears ahead of each frame across QSGMII or Q-USGMII. Refer to [Section 5.9, "IEEE 1588 \(PTP\)"](#page-40-0) for format details.

**Note:** If Energy Efficient Ethernet (EEE) is enabled, it is controlled using LPI symbols, which pass transparently through QSGMII/Q-USGMII.

**Note:** Coma mode has no effect on QSGMII/Q-USGMII functions.

The following QSGMII preamble formats are supported:

- In PCH/MCH mode, all frames on the PCS1G GMII from the 1588 TSU towards MAC must have exactly 8 bytes of preamble (including 'h55, SFD/SMD, and FRAG\_COUNT if applicable). The 1588 TSU module will reconstruct the field to be 8 bytes if it isn't already, including ensuring an even number of nibbles (integer number of bytes) exists.
- In PCH/MCH mode, all frames on the PCS1G GMII from MAC towards the 1588 TSU must have 8 bytes of preamble (including 'h55, SFD/SMD, and FRAG COUNT if applicable). The 1588 TSU is not required to perform any preamble reconstruction or nibble alignment.

Note, in PCH/MCH mode the first preamble byte will be 10-bit encoded 'hFB crossing the SerDes.

- In non PCH/MCH mode, frames on the PCS1G GMII from the 1588 TSU towards the MAC do not need to have 8 bytes of preamble. The 1588 TSU module will however ensure an even number of nibbles (integer number of bytes) exists.
- In non PCH/MCH mode, frames on the PCS1G GMII from MAC towards the 1588 TSU must have an integer number of preamble bytes, but do not need to have exactly 8 bytes of preamble. The 1588 TSU is not required to perform any preamble reconstruction or nibble alignment.

Note, in non PCH/MCH mode the first preamble byte will be 10-bit encoded 'hFB crossing the SerDes.

QSGMII/Q-USGMII loopbacks are discussed in [Section 5.14.4, "QSGMII/Q-USGMII Loopback".](#page-56-0)

## **5.16 MIIM (MDIO) Interface**

The device supports the IEEE 802.3 MII management interface, also known as the Management Data Input/Output (MDIO) interface. This interface allows upper-layer devices to monitor and control the state of the device. An external device with MIIM capability is used to read the PHY status and/or configure the PHY settings. More details about the MIIM interface can be found in Clause 22.2.4 of the IEEE 802.3 Specification [\[1\].](#page-6-0)

The MIIM interface consists of the following:

- A physical connection that incorporates the clock line (**MDC**) and the data line (**MDIO**).
- A specific protocol that operates across the physical connection mentioned earlier, which allows an external controller to communicate with one or more devices. Each device is assigned a unique PHY address between 0h and 1Fh by the **PHYAD[4:0]** strapping pins. Refer to [Section 3.3.3, "All PHYs Address \(ALLPHYAD\)"](#page-24-0) for additional information.
- A 32-register address space for direct access to IEEE-defined registers and vendor-specific registers, and for indirect access to MMD addresses and registers.

[Table 5-7](#page-59-0) shows the MII management frame format for the device.



#### <span id="page-59-0"></span>**TABLE 5-7: MII MANAGEMENT FRAME FORMAT**

**Note:** This device may respond to Clause 45 accesses and so must not be mixed with Clause 45 devices on the same MDIO bus.

#### 5.16.1 HIGH-SPEED MDIO OPERATION

The MDIO bus can operate at standard speeds up to 2.5 MHz, as well as higher speeds up to 25 MHz. Default register values enable standard MDIO operation using open-drain MDIO drivers, which is MDIO operation up to 2.5 MHz MDC frequency with daisy-chained PHYs on the MDIO bus. Due to open-drain drivers, an external 1kΩ pull-up resistor is required.

Higher speed MDIO operation up to 25 MHz is supportable but requires reconfiguring the device to use push-pull MDIO drivers, and does not allow daisy-chaining PHYs on the MDIO bus. The reconfiguration process requires initially running the MDIO bus at 2.5 MHz using open-drain MDIO drivers and the external 1kΩ pull-up resistor. The push-pull MDIO drivers allow operation up to 25 MHz with the 1kΩ pull-up resistor.

#### 5.16.2 ALL PHYS ADDRESS

Normally, the Ethernet PHYs are accessed at the PHY addresses set by the **PHYAD[4:0]** strapping pins.

PHY Address 0h is optionally supported as the broadcast PHY address, which allows for a single write command to simultaneously program an identical PHY register for two or more PHY devices (for example, using PHY Address 0h to set the Basic Control register to a value of 0x1940 to set bit[11] to a value of one to enable software power-down).

PHY Address 0 is enabled (in addition to the PHY address set by the **PHYAD[4:0]** strapping pins) when the All-PHYAD Enable bit in the Common Control register is set to '1'. The **ALLPHYAD** configuration strap can also be used to set the default of the All-PHYAD Enable bit.

#### 5.16.3 MDIO OUTPUT DRIVE MODE

The **MDIO** output pin drive mode is controlled by the MDIO Buffer Type bit in the Output Control register. When set to a '0', the **MDIO** output is open-drain. When set to '1', the **MDIO** output is push-pull.

## **5.17 Interrupts**

The **INT\_N** pin is an optional interrupt signal that is used to inform the external controller that there has been a status update in the device. The Interrupt Enable register contains the interrupt control bits that enable and disable the conditions for asserting the **INT** N signal. The Interrupt Status register contains the interrupt status bits that indicate which interrupt conditions have occurred. Most interrupt status bits are cleared upon reading. Some bits are read only and have a lower level register to indicate individual sources.

**Note:** Bits in the Interrupt Status register are set by the interrupt events regardless of the value of the corresponding bits in the Interrupt Enable register.

The interrupt structure of the device is detailed in [Figure 5-14.](#page-60-0)

#### <span id="page-60-0"></span>**FIGURE 5-14: INTERRUPT STRUCTURE**



The **INT\_N** buffer type is selectable between open-drain and push-pull and is configured by the INT Buffer Type field in the Output Control register. The default is open-drain.

The Intr Polarity Invert bit in the Control register sets the interrupt level to active high or active low. The default is active low. If the buffer type is set to open-drain, the polarity is forced to be active low.

## <span id="page-61-0"></span>**5.18 GPIOs**

The General Purpose I/Os (GPIOs) consist of 24 programmable input/output pins that are shared with other pins. These pins are individually configurable via the GPIO registers.

GPIOs support the following functions:

- Software-readable GPIO. The GPIO is an input and its value can be directly read via the GPIO Data register. In addition, these GPIOs can also be configured to generate interrupts and PTP GPIO Capture events, and clear the PTP Timer interrupt.
- Software-writable GPIO. The GPIO is an output and its value can be directly set via the GPIO Data register.
- GPIO Alternate Function. The GPIO pin is shared with some other function. Depending on the alternate function, the GPIO pin may be either an input or output. If the GPIO pin is an input, it can still be configured to perform any GPIO input function in addition to the alternate function.

For a pin to function as its GPIO, the GPIO must be enabled via the corresponding bit in the GPIO Enable Registers.

When configured as an input, via the GPIO Direction register (GPIO DIR1 or GPIO DIR2), the pin's pull-up is enabled. Each bit in the GPIO Data Registers reflects the current state of the corresponding GPIO input.

**Note:** Extreme care must be taken on strap input pins that may be used for General Purpose Inputs. The General Purpose Inputs must be conditioned or otherwise disabled such that they do not drive incorrect strap input values during the strap loading time.

When configured as an output, the output buffer type is selected by the corresponding bit in the GPIO Buffer Type Registers. Push/pull and open-drain output buffers are supported for each GPIO.

- When functioning as an open-drain driver, the GPIO output pin is driven low when the corresponding bit in the GPIO Data Registers is cleared to '0' and is not driven when set to '1'.
- When functioning as a push/pull output, the GPIO output pin is driven low or high by the corresponding bit in the GPIO Data Registers.

When a GPIO is set to an output, the pin's pull-up is disabled, however the pin's input buffer remains enabled. A read of the GPIO Data Registers returns the state of the GPIO inputs (not the previous values written to these registers).

#### 5.18.1 GPIO ALTERNATE FUNCTIONS

Many GPIOs have the ability to be used as an alternate function. Once enabled as a GPIO, the alternate function is selected by the bits in the GPIO Alternate Function Select Registers.

The alternate function buffer type is still selected via the GPIO Buffer Type Registers. If the alternate function is a Port LED and the GPIO Buffer Type is open-drain, the output buffer will automatically select between open-source and opendrain based on the applicable LED Polarity.

Alternate Functions input pins can be read by software via the GPIO Data register, can generate GPIO Interrupts. [Table 5-8](#page-61-1) describes the alternate function mappings. Alternate functions are each described fully in [Section 3.0, "Pin](#page-9-0) [Descriptions and Configuration"](#page-9-0).



#### <span id="page-61-1"></span>**TABLE 5-8: GPIO ALTERNATE FUNCTIONS**



**Note:** The following must be considered when using GPIOs:

- Configuring a pin as a GPIO input automatically enables an internal pull-up.
- Internal pull-up resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled high, an external resistor must be added.
- Configuring a pin as a GPIO output automatically disables the internal pull-up. Open-drain outputs may require an external pull-up depending on the application.

### 5.18.2 GPIO INTERRUPTS

Each GPIO provides the ability to trigger a unique GPIO interrupt in the GPIO Interrupt Status Registers. Reading the GPIO Interrupt Status Registers provides the current status of all GPIO interrupts. Each interrupt is enabled by setting the corresponding bit in the GPIO Interrupt Enable Registers. The GPIO Controller aggregates the enabled interrupt values into an internal signal that is sent to the main interrupt logic and is reflected via the GPIO Interrupt bit in the Chiplevel Interrupt Status register.

Bits in the GPIO Interrupt Status Registers are set by the interrupt events regardless of the value of the corresponding bits in the GPIO Interrupt Enable Registers.

**Note:** Upon reset, GPIOs that were outputs may generate an active interrupt status as the system settles - typically when a low GPIO pin slowly rises due to the internal pull-up. The interrupt status bits within the GPIO Interrupt Status Registers must be cleared as part of the device initialization software routine.

Each GPIO interrupt polarity can be set individually via the GPIO Interrupt Polarity Registers. When the Interrupt Polarity bit is set to '1', a high logic level on the GPIO pin will set the corresponding interrupt bit in the GPIO Interrupt Status Registers. When the Interrupt Polarity bit is set to '0', a low logic level on the GPIO pin will set the corresponding interrupt bit in the GPIO Interrupt Status Registers.

Any two GPIOs can optionally be used to clear the PTP Timer Interrupt A and PTP Timer Interrupt B, configured using the PTP GPIO Interrupt Clear Configuration register.

#### 5.18.3 PTP GPIO CAPTURE REGISTERS

Eight GPIOs can be configured to generate PTP GPIO Capture events, stored in eight corresponding PTP GPIO Capture register sets. GPIOs [15:0] are available for this purpose and are selected via the PTP GPIO Capture Map Registers.

When a GPIO is configured as an Input and PTP GPIO Capture is enabled via the corresponding bit in the PTP GPIO Capture Enable register, a rising or falling edge on the GPIO will capture the 1588 LTC value in the corresponding PTP GPIO Capture register. Rising or falling edge capture behavior is also configured in the PTP GPIO Capture Enable Registers.

Eight PTP GPIO Capture register sets exist with each set consisting of the following (where "x" is a value between 1 and 8):

- PTP GPIO x Rising Edge LTC Seconds High Capture register
- PTP GPIO x Rising Edge LTC Seconds Low Capture register
- PTP GPIO x Rising Edge LTC Nanoseconds High Capture register
- PTP GPIO x Rising Edge LTC Nanoseconds Low Capture register
- PTP GPIO x Falling Edge LTC Seconds High Capture register
- PTP GPIO x Falling Edge LTC Seconds Low Capture register
- PTP GPIO x Falling Edge LTC Nanoseconds High Capture register
- PTP GPIO x Falling Edge LTC Nanoseconds Low Capture register

Capture status of each PTP GPIO Capture register set is provided in the PTP GPIO Capture Status register and the corresponding PTP\_GPIO interrupt is asserted.

A Lock bit for each GPIO is also provided in the PTP GPIO Capture Lock register, which prevents the corresponding PTP GPIO Capture Registers from being overwritten (and another interrupt generated) if the corresponding PTP GPIO Capture Status is already set.

Software can also trigger a Manual PTP Capture into one configurable PTP GPIO Capture register set.

#### 5.18.4 GPIO TIMING

For GPIO timing information, refer to the following [Section 6.6, "AC Specifications"](#page-89-0) sub-sections:

- [GPIO Timing](#page-95-1)
- [GPIO SOF Detection Timing](#page-95-0)
- [1588 GPIO Timing](#page-96-0)

## <span id="page-64-0"></span>**5.19 LEDs**

The device provides eight programmable LEDs, two per port (**PORT[0:3]LED[1:2]**), which are configurable to support multiple LED modes. The LED mode is configured by the LED MODE configuration strap as well as port-specific instances of the LED Control Register 1 and 2. All eight LEDs are configured with identical behavior via the **LED\_MODE** configuration strap. Port-specific LED configuration can be accomplished via the LED Control Register 1 and 2. The supported LED modes are:

- [Individual-LED Mode](#page-64-1) (LED Control Register 1, bit[6] (KSZ0931 LED mode) = '1', **LED\_MODE** pulled-up)
- [Tri-color-LED Mode](#page-65-0) (LED Control Register 1, bit[6] (KSZ0931 LED mode) = '1', **LED\_MODE** pulled-down)
- [Enhanced LED Mode](#page-65-1) (LED Control Register 1, bit[6] (KSZ0931 LED mode) = '0', **LED\_MODE** unused)

To use LEDs, they must be enabled as GPIOs and GPIO Alternate Functions. The GPIOs must be configured as Outputs, and the proper output driver type selected (open-drain or push-pull). If open-drain type is selected, the output driver will automatically choose between open-source and open-drain based on LED polarity.

The **PORT[3:0]** LED[2:1] POL configuration straps set the default polarity of the LED pins. Refer to [Section 3.3.5, "LED](#page-25-0) Polarity (PORT[3:0] LED[2:1] POL)" for additional LED polarity information. Refer to [Section 3.3.4, "LED Mode Select](#page-24-1) [\(LED\\_MODE\)"](#page-24-1) for additional **LED\_MODE** information.

**Note:** Coma mode disables all LED functions. When the Coma mode input transitions from low to high, LED functions begin normal operation. Refer to [Section 5.20, "Coma Mode"](#page-67-0) for additional information.

#### <span id="page-64-1"></span>5.19.1 INDIVIDUAL-LED MODE

In Individual-LED mode, the **PORT***x***LED2** pin indicates the link status while the **PORT***x***LED1** pin indicates the activity status, as shown in [Table 5-9.](#page-64-2)



#### <span id="page-64-2"></span>**TABLE 5-9: INDIVIDUAL-LED MODE OPERATION**



## <span id="page-65-0"></span>5.19.2 TRI-COLOR-LED MODE

In Tri-color-LED mode, the link and activity status are indicated by the **PORT***x***LED2** pin for 1000BASE-T; by the **PORT***x-***LED1** pin for 100BASE-TX; and by both **PORT***x***LED2** and **PORT***x***LED1** pins, working in conjunction, for 10BASE-T. This is summarized in [Table 5-10](#page-65-2).



- The Isolate (PHY\_ISO) bit in the Basic Control register is set.
- The Power Down bit in the Basic Control register is set.
- Coma mode is asserted via the **COMA\_MODE** pin.



## <span id="page-65-2"></span>**TABLE 5-10: TRI-COLOR-LED MODE OPERATION**

#### <span id="page-65-1"></span>5.19.3 ENHANCED LED MODE

Enhanced mode is enabled when the KSZ9031 LED mode bit in the corresponding port's LED Control Register 1 is cleared. In Enhanced LED mode, each LED can be configured to display different status information that can be selected by setting the corresponding LED Configuration field of the port's LED Control Register 2. The modes are detailed in [Table 5-11.](#page-65-3) The blink/pulse-stretch and other LED setting can be configured via the LED Behavior register.

**Note:** The LEDs are forced off when any of the following occurs:

- The Isolate (PHY ISO) bit in the Basic Control register is set.
- The Power Down bit in the Basic Control register is set.
	- Coma mode is asserted via the **COMA\_MODE** pin.

## <span id="page-65-3"></span>**TABLE 5-11: EXTENDED MODE OPERATION**



# **TABLE 5-11: EXTENDED MODE OPERATION (CONTINUED)**





#### **TABLE 5-11: EXTENDED MODE OPERATION (CONTINUED)**

#### <span id="page-67-0"></span>**5.20 Coma Mode**

Coma mode is designed to hold the PHY in a suspended state until system initialization is complete. When enabled by driving the **COMA\_MODE** pin high, all the errors, alarms, link up/down notifications, etc. are suppressed until **COMA\_- MODE** is driven low. This is useful in designs with multiple PHYs, as it allows all errors to be suppressed until the entire board is configured. Coma mode operates as per [Table 5-12.](#page-67-1)

<span id="page-67-1"></span>



## **5.21 Power Management**

The device incorporates a number of power-management modes and features that provide methods to consume less energy. These are discussed in the following sections.

#### 5.21.1 SMART POWER SAVING

For shorter cable lengths (< ~70 meters) the SNR is sufficiently high to allow the reduction of ADC resolution as well as DSP taps. Based on the detected cable length, the device automatically reduces power consumption by approximately 20 mW.

## <span id="page-68-0"></span>5.21.2 ENERGY-DETECT POWER-DOWN MODE

The device supports an Energy-Detect Power-Down (EDPD) mode to save power when there is no link partner sending signals.

In EDPD mode, the device shuts down all transceiver blocks, except for the transmitter and energy detect circuits. Power can be reduced further by extending the time interval between the transmissions of link pulses to check for the presence of a link partner. The periodic transmission of link pulses is needed to ensure the device and its link partner, when operating in the same low-power state and with Auto-MDI/MDI-X disabled, can wake up when the cable is connected between them.

By default, EDPD mode is disabled after power-up. EDPD is enabled by setting the p\_edpd\_en bit in the EDPD Control register within the MMD address space.

EDPD operation may be adjusted via the p\_edpd\_mask\_timer[1:0], p\_edpd\_timer[1:0], and p\_EDPD\_random\_dis fields in the EDPD Control register within the MMD address space.

The energy detection change status can be read from the Interrupt Status register. The current energy detection status can be read from the EDPD low power bit in the Analog Control Register 8.

While the p edpd en bit is set, the cable link status will be down, and the energy detection normally monitors pairs A and B for energy. If the link speed is forced to 1000 Mbps (by disabling auto-negotiation and setting the speed manually), the energy detection monitors all four pairs. For cable diagnostic purposes, individual wire pairs may be monitored by forcing the link speed to 1000 Mbps and selecting the wire pair using the EDPD Wire Pair Selection bits in the Analog Control Register 8.

The device's PLL is normally enabled during EDPD. It can be set to be disabled during EDPD by setting the DGT edpd\_pll\_dis bit in MMD31 Register 19.

Normally, previous register setting are maintained when EDPD mode is cleared. With the PLL disabled, a device reset occurs following the removal of EDPD (or if the DGT\_edpd\_pll\_dis bit is cleared during EDPD), in which case register settings will return to their defaults.

## 5.21.3 SOFTWARE POWER-DOWN MODE

The device supports a Software Power-Down (SPD) mode. This mode is used to power down the device when it is not in use after power-up. SPD mode is enabled by writing a one to the Power Down bit in the Basic Control register. The device may also be placed into software power-down by default by setting the **MODE\_SEL[4:0]** configuration straps to '0100x'. The device exits the SPD state after a zero is written to the Power Down bit.

In the SPD state, the device disables most internal functions. During SPD, the crystal oscillator and PLL are enabled and the internal (125 MHz and 250 MHz) clocks are gated. The standard registers (0 through 31) and the MII Management Interface operate using the crystal clock.

Previous register settings are maintained during and following the removal of SPD.

**APPLICATION NOTE:** The internal (125 MHz and 250 MHz) clock gating maybe overridden by setting the spd\_clock\_gate\_override bit in the Digital Debug Control 2 register at the cost of increased power.

The following remain operational during SPD:

- MII Management Interface
	- Only access to the standard registers (0 through 31) is supported.
	- Access to MMD address spaces other than MMD Address Space 1 is possible if the spd\_clock\_gate\_override bit is set.
	- Access to MMD Address Space 1 is not possible.
- Voltage Regulator Controller (LDO)
	- The LDO controller can be disabled by setting the active low LDO enable bit in the Analog Control Register 11. An external source of 1.2V is necessary for operation in this case.
- PLL
	- Normally the PLL is enabled during SPD. It may be disabled by setting the spd\_pll\_disable bit described below.
- Crystal Oscillator
	- Normally the Crystal Oscillator is enabled during SPD. It may be disabled by setting the enXTALb bit described below.
- Bandgap
- This is always enabled.
- Internal Slow Oscillator
	- This is always enabled.

The following are normally disabled during SPD:

- ADC/PGA/TX/common bias circuits
- DLL
- TX and RX clocks
	- If the above mentioned spd\_clock\_gate\_override bit is set, TX and RX clocks would be enabled. They may alternately be stopped by setting the Isolate (PHY\_ISO) bit in the Basic Control register.

## 5.21.3.1 SPD Extra Power Savings

To achieve a lower power usage, the PLL may be disabled during SPD mode by setting the spd\_pll\_disable bit in the Digital Debug Control 2 register prior to entering SPD. The device may also be placed into software power-down with the PLL disabled by default by setting the **MODE\_SEL[4:0]** configuration straps to '01001'.

With the PLL disabled, a device reset occurs following the removal of SPD (or if the spd\_pll\_disable bit is cleared during SPD). Register settings will return to their defaults, determined by the Operation Mode Strap Override Low register and the Operation Mode Strap Override High register.

APPLICATION NOTE: If either the spd pll dis mode or spd pll en mode bits in the Operation Mode Strap Override Low register are set, the device will return to SPD mode, potentially with the PLL disabled. In order to avoid this logical loop, software must clear the spd\_pll\_dis\_mode and spd\_pll\_en\_mode\_bits before exiting SPD.

To further reduce power usage, the crystal oscillator maybe disabled by setting the enXTALb bit in the Analog Control Register 1 after setting the spd\_pll\_disable bit and entering SPD.

Since the MII Management Interface operates using the crystal clock, once this bit is set, the device will become inaccessible. A pin reset or power cycle is required to resume operation.

## **5.22 PLL/Clocks and Resets**

The device provides the following PLLs:

- **System PLL:** Generates the internal system clocks and clocks required for the internal PHYs. See [Section 5.22.1,](#page-70-0)  ["System Clocks"](#page-70-0) for additional information.
- **1588 PLL:** Generates the internal 1588 clock. See [Section 5.22.2, "1588 Clock"](#page-70-1) for additional information.
- **QSGMII SerDes MPLL:** Generates the clocks needed by the SerDes. See [Section 5.22.3, "QSGMII SerDes](#page-71-0)  [Clock"](#page-71-0) for additional information.

**Note:** Coma mode has no effect on these functions. Refer to [Section 5.20, "Coma Mode"](#page-67-0) for additional information.

The reference clock selection of the System PLL and QSGMII SerDes MPLL are controlled via the **REF\_CLK\_SEL[1:0]** pins. Refer to [Table 3-6](#page-17-0) for detailed **REF\_CLK\_SEL[1:0]** setting information.

#### <span id="page-70-0"></span>5.22.1 SYSTEM CLOCKS

System clocks are generated by the System PLL and are used for many common (not port-specific) functions such as QSGMII TX and configuration registers. These clocks are also selectable by each PHY port for use as PHY TX timing.

The System PLL generates the following clocks:

- 250 MHz system clock
- 25 MHz system clock

The System PLL can use any of the following as its input reference clock:

- 25 MHz Crystal
- 25 MHz system single-ended reference clock input
- 125 MHz system differential clock inputs

## <span id="page-70-1"></span>5.22.2 1588 CLOCK

The 1588 clock is used for 1588 common functions such as the 1588 LTC. This PLL performs the following functions:

- Ensures 50/50 duty cycle of internal 1588 clock. Since both edges are used by some logic, this helps with timing closure and contributes to accuracy.
- Balances out internal insertion and clock distribution delays, which contributes to accuracy.
- Enables high precision timestamping with any supported 1588 reference frequency (250 MHz reference not required).
- Enables use of input ePPS as implemented by the Microchip SparX-5i, improving accuracy and simplifying system considerations.
- Enables highest precision timestamping based on 250 MHz when the 1588 reference clock is not frequencylocked to port timing (and therefore has some ppm frequency differences).
- Enables slightly reduced precision timestamping based on 200 MHz when the 1588 reference clock is frequencylocked to port timing. In this case, the 250 MHz clock must not be used as it introduces static timestamping errors which cannot be filtered, so a slightly reduced frequency is used to ensure port clock and timestamping clock edges drift relative to each other.

Note that timestamping is based on both 1588 clock edges, so 200 MHz clock indicates sampling every 2.5 ns. The PTP timestamping engine assumes sampling at a whole-nanosecond rate, so an additional 0.5 ns of timestamp error may result when using 200 MHz.

The 1588 PLL can use any of these as its input reference clock:

- 1588 reference clock input (10, 25, or 125 MHz)
- 125 MHz System clock
- 125 MHz QSGMII RX recovered timing
- 25 MHz or 125 MHz recovered port timing (2.5 MHz not supported)

## <span id="page-71-0"></span>5.22.3 QSGMII SERDES CLOCK

The 250 MHz QSGMII SerDes clock is generated by the SerDes MPLL.

- The QSGMII SerDes MPLL can use any of these as its input reference clock:
- 25 MHz system clock (from crystal or single-ended external clock input)
- 125 MHz system differential clock inputs

## 5.22.4 RESETS

The device supports the following software resets from configuration registers:

- Chip hard and soft resets (all logic and macros in the chip)
- Chip soft reset (EP4.9) does not reset the Gigabit PHYs. If needed, the GPHY Hard Macro soft reset must be used for this.
- GPHY resistor calibration is also run based on the chip hard reset.
- QSGMII hard and soft resets (QSGMII SerDes, extender, and per-port PCS1Gs)
- QSGMII SerDes transmitter and receiver resets
- 1588 Local Time Clock hard and soft resets
- 1588 Serial Timestamp Interface hard and soft resets
- 1588 PLL reset
- Port hard and soft resets (all port-specific logic and macros in each port)
- Neither port hard reset (EP5.80) nor soft reset (EP5.81) will reset the GPHY. If needed, the GPHY Macro hard or soft reset must be used for this.
- Gigabit PHY hard macro hard and soft resets (per port)
- 1588 Timestamp Engine hard and soft resets (per port)

The device also provides a **RESET\_N** input pin. This pin must adhere to the timing requirements detailed in [Section](#page-90-0) [6.6.2, "Power Sequence Timing"](#page-90-0) and [Section 6.6.3, "Reset Pin Configuration Strap Timing"](#page-91-0). Release from reset is based on the **RESET\_N** input pin transitioning from low to high.

#### 5.22.5 POWER ON READY (POR) WITH OVER/UNDER VOLTAGE PROTECTION

POR monitors three voltages (Refer to [Table 6-14](#page-87-0) for the exact specification):

- +1.1V Analog Power Supply (on **VDDAL\_***x*) set for ~0.8V (typical) it is assumed that **VDDCORE** and **VDDAL\_***x* are externally connected, therefore VDD is indirectly monitored.
- +2.5 / 3.3V Analog Power Supply (on **VDDAH\_***x*) set for ~2.1V (typical)
- Variable I/O Power Supply (on **VDDIO**) set for ~1.5V (typical)

The POR circuits have a "dead zone" between bottom range of valid operational voltage and where POR trips (e.g., - 15%/20%). The Over/Under Voltage Protection enables tightening this range to just under the bottom of the supply range.
# **5.23 JTAG**

An IEEE 1149.1 compliant TAP Controller supports boundary scan and various test modes.

The device includes an integrated JTAG boundary-scan test port for board-level testing. The interface consists of four pins (**TDO**, **TDI**, **TCK** and **TMS**) and includes a state machine, data register array and an instruction register. The JTAG pins are described in [Table 3-7](#page-19-0). The JTAG interface conforms to the IEEE Standard 1149.1 - 2001 *Standard Test Access Port (TAP) and Boundary-Scan Architecture*.

All input and output data is synchronous to the **TCK** test clock input. TAP input signals **TMS** and **TDI** are clocked into the test logic on the rising edge of **TCK**, while the output signal **TDO** is clocked on the falling edge.

JTAG pins are multiplexed with the GPIO pins. The JTAG functionality is selected when the **TESTMODE** pin is asserted.

The implemented JTAG instructions and their op codes are shown in [Table 5-13.](#page-72-0) JTAG timing information is provided in [Section 6.6.6, "JTAG Timing"](#page-94-0).



# <span id="page-72-1"></span><span id="page-72-0"></span>**TABLE 5-13: JTAG OP CODES**

**Note:** The JTAG device ID is 00331445h.

**Note:** All digital I/O pins support IEEE 1149.1 operation. Analog pins do not support IEEE 1149.1 operation.

# <span id="page-73-3"></span>**6.0 OPERATIONAL CHARACTERISTICS**

# <span id="page-73-5"></span>**6.1 Absolute Maximum Ratings\***



<span id="page-73-0"></span>**Note 6-1** When powering this device from laboratory or system power supplies, it is important that the absolute maximum ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes on their outputs when AC power is switched on or off. In addition, voltage transients on the AC power line may appear on the DC output. If this possibility exists, it is suggested that a clamp circuit be used.

\*Stresses exceeding those listed in this section could cause permanent damage to the device. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at any condition exceeding those indicated in [Section 6.2, "Operating Conditions\\*\\*",](#page-73-1) [Section 6.5,](#page-83-0) ["DC Specifications"](#page-83-0), or any other applicable section of this specification is not implied.

# <span id="page-73-4"></span><span id="page-73-1"></span>**6.2 Operating Conditions\*\***



<span id="page-73-2"></span>\*\*Proper operation of the device is guaranteed only within the ranges specified in this section.

# <span id="page-74-5"></span>**6.3 Power Consumption**

This section details the power consumption of the device as measured during various modes of operation at various operating voltages. Power dissipation is impacted by temperature, supply voltage and external source/sink requirements. All minimum measurements were taken at +25°C unless otherwise noted. All worst-case measurements were taken at  $+5%$  power supply and  $+125^{\circ}$ C junction temperature.

Power consumption data is split into the following tables:

- [Minimum Four Port Operation](#page-74-4)
	- [Minimum Four Port \(1.16V, 3.3V, 3.3V\) Power Consumption](#page-74-3)
	- [Minimum Four Port \(1.16V, 2.5V, 2.5V\) Power Consumption](#page-76-0)
	- [Minimum Four Port \(1.16V, 2.5V, 1.8V\) Power Consumption](#page-77-0)
- <span id="page-74-0"></span>• [Worst-Case Four Port Operation](#page-79-1)
	- [Worst-Case Four Port \(1.27V, 3.465V, 3.465V\) Power Consumption](#page-79-0)
	- [Worst-Case Four Port \(1.27V, 2.625V, 2.625V\) Power Consumption](#page-80-0)
	- [Worst-Case Four Port \(1.27V, 2.625V, 1.89V\) Power Consumption](#page-81-0)
	- **Note 6-3** 1.1V Total includes: **VDDCORE**, **VDDAL\_PLL**, **VDDAL\_SERDES**, **VDDTXL\_SERDES**, **VDDAL\_CK125**
	- **Note 6-4** VDDAH Total includes: **VDDAH**, **VDDAH\_SERDES**, **VDDAH\_PLL\_PTP**, **VDDAH\_ABPVT**, **VDD33REF**, **VDDAH\_P***x*
	- **Note 6-5** VDDIO Total includes: **VDDIO**, **VDDIO\_1**

#### <span id="page-74-4"></span><span id="page-74-2"></span><span id="page-74-1"></span>6.3.1 MINIMUM FOUR PORT OPERATION

All measurements were taken at  $+25^{\circ}$ C unless otherwise noted.

#### <span id="page-74-3"></span>**TABLE 6-1: MINIMUM FOUR PORT (1.16V, 3.3V, 3.3V) POWER CONSUMPTION**



# **TABLE 6-1: MINIMUM FOUR PORT (1.16V, 3.3V, 3.3V) POWER CONSUMPTION (CONTINUED)**



۳



# <span id="page-76-0"></span>**TABLE 6-2: MINIMUM FOUR PORT (1.16V, 2.5V, 2.5V) POWER CONSUMPTION**

# **TABLE 6-2: MINIMUM FOUR PORT (1.16V, 2.5V, 2.5V) POWER CONSUMPTION (CONTINUED)**



# <span id="page-77-0"></span>**TABLE 6-3: MINIMUM FOUR PORT (1.16V, 2.5V, 1.8V) POWER CONSUMPTION**



# **TABLE 6-3: MINIMUM FOUR PORT (1.16V, 2.5V, 1.8V) POWER CONSUMPTION (CONTINUED)**



# <span id="page-79-1"></span>6.3.2 WORST-CASE FOUR PORT OPERATION

All worst-case measurements were taken at +5% power supply and +125°C junction temperature.

#### <span id="page-79-2"></span><span id="page-79-0"></span>**TABLE 6-4: WORST-CASE FOUR PORT (1.27V, 3.465V, 3.465V) POWER CONSUMPTION**



#### **TABLE 6-4: WORST-CASE FOUR PORT (1.27V, 3.465V, 3.465V) POWER CONSUMPTION (CONTINUED)**



#### <span id="page-80-1"></span><span id="page-80-0"></span>**TABLE 6-5: WORST-CASE FOUR PORT (1.27V, 2.625V, 2.625V) POWER CONSUMPTION**







# <span id="page-81-1"></span><span id="page-81-0"></span>**TABLE 6-6: WORST-CASE FOUR PORT (1.27V, 2.625V, 1.89V) POWER CONSUMPTION**



# **TABLE 6-6: WORST-CASE FOUR PORT (1.27V, 2.625V, 1.89V) POWER CONSUMPTION (CONTINUED)**



# **6.4 Package Thermal Specifications**

#### **TABLE 6-7: PACKAGE THERMAL PARAMETERS**



**Note:** Thermal parameters are measured or estimated for devices in a multi-layer 2S2P PCB per JESD51.

# <span id="page-83-0"></span>**6.5 DC Specifications**

# <span id="page-83-3"></span>**TABLE 6-8: NON-VARIABLE I/O DC ELECTRICAL CHARACTERISTICS**



<span id="page-83-2"></span>**Note 6-6 XI** can optionally be driven from a 25 MHz single-ended clock oscillator to which these specifications apply.

<span id="page-83-1"></span>**Note 6-7** The maximum input frequency for LVDS1/LVDS2 pins is 150 MHz.

#### **TABLE 6-9: VARIABLE I/O DC ELECTRICAL CHARACTERISTICS VDDIO = 3.3V/2.5V/1.8V**





#### **TABLE 6-9: VARIABLE I/O DC ELECTRICAL CHARACTERISTICS VDDIO = 3.3V/2.5V/1.8V**

<span id="page-85-0"></span>**Note 6-8** This specification applies to all inputs without pull-ups or pull-downs and three-stated bi-directional pins.

# **TABLE 6-10: 1000BASE-T TRANSCEIVER CHARACTERISTICS**



<span id="page-85-1"></span>

<span id="page-85-2"></span>**Note 6-10** From 1/2 of average V<sub>OP</sub>, Test Mode 1

<span id="page-85-3"></span>**Note 6-11** IEEE 802.3 clause 40.6.1.1.2 distortion processing



#### **TABLE 6-11: 100BASE-TX TRANSCEIVER CHARACTERISTICS**

<span id="page-86-0"></span>**Note 6-12** Measured at line side of transformer, line replaced by 100 $\Omega$  ( $\pm$ 1%) resistor.

<span id="page-86-1"></span>**Note 6-13** Offset from 16 ns pulse width at 50% of pulse peak.

<span id="page-86-2"></span>**Note 6-14** Peak to Peak, measured differentially.

#### **TABLE 6-12: 10BASE-T/10BASE-Te TRANSCEIVER CHARACTERISTICS**



<span id="page-86-3"></span>**Note 6-15** Measured with 100 $\Omega$  resistive load.

<span id="page-86-4"></span>**Note 6-16** Measured differentially following the twisted-pair model with a 100Ω resistive load.

<span id="page-86-5"></span>**Note 6-17** 5 MHz square wave.

## <span id="page-87-1"></span>**TABLE 6-13: LDO CONTROLLER**



<span id="page-87-0"></span>**Note 6-18** Value when LDO is enabled. V<sub>LDO\_O</sub> maximum may be as high as **VDDAH** when LDO is disabled.

**Note:** A capacitor between 1.1V and ground is required to meet the parameters in this table. See [Section 4.1.1,](#page-26-0) ["MOSFET Selection"](#page-26-0) for details.

#### **TABLE 6-14: POR THRESHOLDS**

٦



| <b>POR</b>                                | <b>Conditions</b>                                   | <b>Rising Threshold</b><br>(Volts) |            |            | <b>Falling Threshold</b><br>(Volts) |            |            | <b>Hysteresis</b><br>(Millivolts) |            |            |
|-------------------------------------------|-----------------------------------------------------|------------------------------------|------------|------------|-------------------------------------|------------|------------|-----------------------------------|------------|------------|
|                                           |                                                     | Min                                | <b>Typ</b> | <b>Max</b> | <b>Min</b>                          | <b>Typ</b> | <b>Max</b> | <b>Min</b>                        | <b>Typ</b> | <b>Max</b> |
| 3.3V/2.5V/1.8V<br>Variable I/O<br>(VDDIO) | $VDDIO = 1.8V$<br>$Rise/Fall =$<br>$10 \mu s$       | 1.62                               | 1.8        | 1.98       | 0.815                               | 0.997      | 1.167      | 0.453                             | 0.802      | 1.164      |
|                                           | $VDDIO = 1.8V$<br>$Rise/Fall =$<br>10 <sub>ms</sub> | 1.454                              | 1.47       | 1.491      | 1.218                               | 1.231      | 1.262      | 0.212                             | 0.238      | 0.243      |
|                                           | $VDDIO = 2.5V$<br>$Rise/Fall =$<br>$10 \mu s$       | 2.02                               | 2.17       | 2.67       | 0.8                                 | 0.986      | 1.159      | 0.88                              | 1.183      | 1.81       |
|                                           | $VDDIO = 2.5V$<br>$Rise/Fall =$<br>10 <sub>ms</sub> | 1.454                              | 1.47       | 1.491      | 1.216                               | 1.23       | 1.261      | 0.213                             | 0.240      | 0.245      |
|                                           | $VDDIO = 3.3V$<br>$Rise/Fall =$<br>$10 \mu s$       | 2.15                               | 2.34       | 3.0        | 0.645                               | 0.973      | 1.152      | 1.0                               | 1.373      | 2.16       |
|                                           | $VDDIO = 3.3V$<br>$Rise/Fall =$<br>10 <sub>ms</sub> | 1.455                              | 1.47       | 1.491      | 1.215                               | 1.228      | 1.26       | 0.214                             | 0.242      | 0.247      |

**TABLE 6-14: POR THRESHOLDS (CONTINUED)**

# **6.6 AC Specifications**

This section details the various AC timing specifications of the device.

**Note:** The QSGMII timing adheres to the QSGMII Specification. Refer to the QSGMII Specification Rev. 1.3 (EDCS-540123) [\[6\]](#page-6-0) for additional QSGMII timing information.

- **Note:** The Q-USGMII timing adheres to the Q-USGMII Specification. Refer to the Q-USGMII Specification Rev. 4.2 (EDCS-115168) [\[7\]](#page-6-1) for additional Q-USGMII timing information.
- 6.6.1 EQUIVALENT TEST LOAD

Output timing specifications assume a 5 pF equivalent test load, unless otherwise noted, as illustrated in [Figure 6-1](#page-89-0).

#### <span id="page-89-0"></span>**FIGURE 6-1: OUTPUT EQUIVALENT TEST LOAD**



#### <span id="page-90-1"></span>6.6.2 POWER SEQUENCE TIMING

This diagram illustrates the device power sequencing requirements.

#### <span id="page-90-2"></span>**FIGURE 6-2: POWER SEQUENCE TIMING INTERNAL REGULATORS**



The recommended power-up sequence is to have the transceiver (**VDDAH**, **VDDAH\_***x*) and digital I/O (**VDDIO**, **VDDIO\_1**) voltages power up before the 1.1V core (**VDDCORE**, **VDDAL\_***x*, **VDDTXL\_SERDES**) voltage. If the 1.1V core must power up first, the maximum lead time for the 1.1V core voltage with respect to the transceiver and digital I/O voltages must be 200 μs.

There is no power sequence requirement between transceiver (**VDDAH**, **VDDAH\_***x*) and digital I/O (**VDDIO**, **VDDIO\_1**) power rails.

The power-up waveforms must be monotonic for all supply voltages to the device.

**RESET\_N** must be held asserted following stable voltages for the minimum period specified and if re-asserted, for the minimum period specified.

The recommended power-down sequence is to have the 1.1V core voltage power-down before powering down the transceiver and digital I/O voltages.

Before the next power-up cycle, all supply voltages to the device must reach less than 0.4V and there must be a minimum wait time of 150 ms from power-off to power-on.



#### <span id="page-90-0"></span>**TABLE 6-15: POWER SEQUENCING TIMING VALUES**

## 6.6.3 RESET PIN CONFIGURATION STRAP TIMING

[Figure 6-3](#page-91-0) illustrates the **RESET\_N** timing requirements and its relation to the configuration straps. **RESET\_N** must be asserted for the minimum period specified.

# <span id="page-91-0"></span>**FIGURE 6-3: RESET\_N CONFIGURATION STRAP TIMING**



#### <span id="page-91-1"></span>**TABLE 6-16: RESET\_N CONFIGURATION STRAP TIMING**



# 6.6.4 AUTO-NEGOTIATION FAST LINK PULSE (FLP) TIMING





#### **TABLE 6-17: AUTO-NEGOTIATION FLP TIMING PARAMETERS**



#### <span id="page-93-2"></span>6.6.5 MDC/MDIO TIMING

This section specifies the MDC/MDIO timing of the device. These timing numbers are valid for high-speed MDIO operation using push-pull MDIO buffers.

# **FIGURE 6-5: MDC/MDIO TIMING**



#### **TABLE 6-18: MDC/MDIO TIMING VALUES**



<span id="page-93-0"></span>**Note 6-19** The device can operate with **MDC** clock frequencies generated from bit banging in the 10s/100s of Hertz.

<span id="page-93-1"></span>**Note 6-20** These values provide 2 ns margin beyond the IEEE specification.

# <span id="page-94-0"></span>6.6.6 JTAG TIMING

This section specifies the JTAG timing of the device.

# **FIGURE 6-6: JTAG TIMING**



# **TABLE 6-19: JTAG TIMING VALUES**



**Note:** Timing values are with respect to an equivalent test load of 25 pF.

# 6.6.7 GPIO TIMING

This section specifies the general GPIO timing of the device.

# **TABLE 6-20: GPIO TIMING VALUES**



<span id="page-95-0"></span>**Note 6-21** GPIOs must have pulse widths with a minimum of two 125 MHz clocks, but no synchronous timing relationship is specified. GPIOs configured as alternate functions may have synchronous timing relationships.

#### 6.6.8 GPIO SOF DETECTION TIMING

This section specifies the GPIO SOF timing of the device.

# **FIGURE 6-7: GPIO SOF TIMING**



#### **TABLE 6-21: GPIO SOF TIMING VALUES**



<span id="page-95-1"></span>**Note 6-22** 8 ns for 1000BASE-T operation, 40 ns for 100BASE-TX operation, 400 ns for 10BASE-T operation.

# 6.6.9 1588 GPIO TIMING

This section specifies the 1588 GPIO timing of the device.

#### **FIGURE 6-8: 1588 GPIO ASYNCHRONOUS INPUT AND OUTPUT TIMING**



#### <span id="page-96-0"></span>**TABLE 6-22: 1588 GPIO ASYNCHRONOUS INPUT AND OUTPUT TIMING VALUES**



# 6.6.10 1588\_REF\_CLK REFERENCE CLOCK TIMING

This section specifies the **1588\_REF\_CLK** reference clock timing of the device.

- Non ePPS mode
	- Duty Cycle: (40% minimum, 50% typical, 60% maximum)
	- Jitter: < 100 ps rms
	- Frequency: 10 MHz, 25 MHz, or 125 MHz  $\pm$  50 ppm
- ePPS mode
	- Duty Cycle except for ePPS edge: (40% minimum, 50% typical, 60% maximum)
	- Duty cycle at ePPS edge: (20% minimum, 25% typical, 30% maximum) or (70% minimum, 75% typical, 80% maximum)
	- Jitter: < 100 ps rms
	- Frequency: 25 MHz ± 50 ppm

# **FIGURE 6-9: 1588 REFERENCE CLOCK TIMING**



#### 6.6.11 1588\_LD\_ADJ TIMING

This section specifies the **1588\_LD\_ADJ** pin timing of the device.

The **1588\_LD\_ADJ** pin can be used to synchronize one or more LAN8814 1588 LTC with the system 1588 TOD. The **1588\_LD\_ADJ** pin controls initial setting (load) and incremental updates (adjust) of the internal 1588 LTC. It supports the "1PPS" and "1PPS with TOD" mode.

**Note: 1588\_LD\_ADJ** is typically a 1PPS, it can also be a non-repeating signal or a signal which repeats at some rate other than 1 Hz.

#### **FIGURE 6-10: 1588\_LD\_ADJ TIMING**



# <span id="page-98-0"></span>**TABLE 6-23: 1588\_LD\_ADJ TIMING VALUES**



# 6.6.12 1588 1PPS FORMAT AND TIMING

This section specifies the 1588 1PPS (with and without TOD) format and timing of the device.

#### **FIGURE 6-11: 1588 1PPS FORMAT AND TIMING**



# 6.6.13 1588 SERIAL TIMESTAMP INTERFACE (STI) FORMAT AND TIMING

This section specifies the 1588 Serial Timestamp Interface format and timing of the device.

#### **FIGURE 6-12: 1588 SERIAL TIMESTAMP INTERFACE FORMAT AND TIMING**



#### **TABLE 6-24: 1588 SERIAL TIMESTAMP INTERFACE TIMING VALUES**



# 6.6.14 1588\_EVENT\_A/B TIMING

This section specifies the **1588\_EVENT\_A/B** timing of the device.

## <span id="page-99-0"></span>**TABLE 6-25: 1588\_EVENT\_A/B TIMING VALUES**



#### 6.6.15 GPIO PTP CAPTURE TIMING

Eight GPIOs can be configured to generate PTP GPIO Capture events. This section specifies the GPIO PTP capture timing of the device.

# <span id="page-100-0"></span>**TABLE 6-26: GPIO PTP CAPTURE TIMING VALUES**



# <span id="page-100-1"></span>6.6.16 RCVRD\_CLK\_OUT1/2 TIMING

This section specifies the **RCVRD\_CLK\_OUT1/2** recovered clock timing of the device.

- When based on internal recovered clocks:
	- Duty Cycle: (40% minimum, 50% typical, 60% maximum)
	- Jitter: < 100 ps rms
- When based on external recovered clock inputs:
	- Duty Cycle: (40% minimum, 50% typical, 60% maximum)
	- Jitter: < 100 ps rms

#### 6.6.17 CK25OUT TIMING

This section specifies the **CK25OUT** reference clock timing of the device.

- Duty Cycle: (40% minimum, 50% typical, 60% maximum)
- Jitter: < 100 ps rms

# 6.6.18 CK125\_REF\_INP/M TIMING

This section specifies the **CK125\_REF\_INP/M** reference clock timing of the device.

- Duty Cycle: (40% minimum, 50% typical, 60% maximum)
- Jitter: < 100 ps rms
- Frequency: 125 MHz ± 50 ppm

# **6.7 Clock Circuit**

The device can accept either a 25 MHz crystal (preferred) or a 25 MHz single-ended clock oscillator (± 50 ppm, max jitter 100 ps rms) input. If the single-ended clock oscillator method is implemented, **XO** must be left unconnected and **XI** must be driven with a nominal 0-3.3V clock signal. The input clock duty cycle is 40% minimum, 50% typical and 60% maximum.

It is recommended that a crystal utilizing matching parallel load capacitors be used for the crystal input/output signals (**XI**/**XO**). See [Table 6-27](#page-101-0) for the recommended crystal specifications.

| <b>Parameter</b>                    | Symbol                    | Min              | <b>Nom</b> | Max              | <b>Units</b> | <b>Notes</b>     |
|-------------------------------------|---------------------------|------------------|------------|------------------|--------------|------------------|
| <b>Crystal Cut</b>                  |                           |                  |            |                  |              |                  |
| <b>Crystal Oscillation Mode</b>     |                           |                  |            |                  |              |                  |
| <b>Crystal Calibration Mode</b>     |                           |                  |            |                  |              |                  |
| Frequency                           | $F_{fund}$                |                  | 25,000     |                  | <b>MHz</b>   |                  |
| Frequency Tolerance @ 25°C          | $F_{tol}$                 |                  |            | ±50              | ppm          | <b>Note 6-23</b> |
| Frequency Stability Over Temp       | $F_{temp}$                |                  |            | ±50              | ppm          | <b>Note 6-23</b> |
| Frequency Deviation Over Time       | $\mathsf{F}_\mathsf{age}$ |                  | $±3$ to 5  |                  |              | <b>Note 6-24</b> |
| <b>Total Allowable PPM Budget</b>   |                           |                  |            | ±50              | ppm          | <b>Note 6-25</b> |
| Shunt Capacitance                   | $C_{\rm O}$               |                  |            | 6                | pF           |                  |
| Load Capacitance                    | $C_L$                     |                  |            | 25               | pF           |                  |
| <b>Motional Inductance</b>          | LM                        |                  |            | 10               | mH           |                  |
| <b>Drive Level</b>                  | $P_W$                     |                  |            | 100              | μW           |                  |
| <b>Equivalent Series Resistance</b> | $R_1$                     |                  |            | 50               | Ohm          |                  |
| <b>Operating Temperature Range</b>  |                           | <b>Note 6-26</b> |            | <b>Note 6-27</b> | $^{\circ}$ C |                  |
| XI Pin Capacitance                  |                           |                  | 2 typ      |                  | pF           | <b>Note 6-28</b> |
| <b>XO Pin Capacitance</b>           |                           |                  | 2 typ      |                  | pF           | <b>Note 6-28</b> |
| <b>Crystal Startup Time</b>         | $t_{\text{XSO}}$          | $2$<br>ms        |            |                  |              |                  |

<span id="page-101-7"></span><span id="page-101-0"></span>**TABLE 6-27: CRYSTAL SPECIFICATIONS**

- <span id="page-101-1"></span>**Note 6-23** The maximum allowable values for Frequency Tolerance and Frequency Stability are application dependent. Since any particular application must meet the IEEE ±50 ppm Total PPM Budget, the combination of these two values must be approximately ±45 ppm (allowing for aging).
- <span id="page-101-2"></span>**Note 6-24** Frequency Deviation Over Time is also referred to as Aging.
- <span id="page-101-3"></span>**Note 6-25** The total deviation for the Transmitter Clock Frequency is specified by IEEE 802.3u as ±50 ppm.
- <span id="page-101-4"></span>**Note 6-26** 0<sup>o</sup>C ambient for commercial version, -40<sup>o</sup>C ambient for industrial version.
- <span id="page-101-5"></span>**Note 6-27** +85<sup>o</sup>C ambient.
- <span id="page-101-6"></span>**Note 6-28** This number includes the pad, the bond wire and the lead frame. PCB capacitance is not included in this value. The **XO**/**XI** pin and PCB capacitance values are required to accurately calculate the value of the two external load capacitors. These two external load capacitors determine the accuracy of the 25.000 MHz frequency.

# **7.0 PACKAGE OUTLINE**

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





# **LAN8814**





1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-181 Rev A Sheet 2 of 2





# **APPENDIX A: DOCUMENT REVISION HISTORY**

# **TABLE A-1: REVISION HISTORY**



# **TABLE A-1: REVISION HISTORY (CONTINUED)**



# **TABLE A-1: REVISION HISTORY (CONTINUED)**



Ξ
# **TABLE A-1: REVISION HISTORY (CONTINUED)**



## **TABLE A-1: REVISION HISTORY (CONTINUED)**



۳

### **THE MICROCHIP WEB SITE**

[Microchip provides online support via our WWW site at w](http://www.microchip.com)ww.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- **General Technical Support** Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- **Business of Microchip** Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

### **CUSTOMER CHANGE NOTIFICATION SERVICE**

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

[To register, access the Microchip web site at](http://www.microchip.com) www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

**[Technical support is available through the web site at: h](http://www.microchip.com)ttp://microchip.com/support**

# <span id="page-111-0"></span>**PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



#### **Note the following details of the code protection feature on Microchip products:**

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at [https://www.micro](https://www.microchip.com/en-us/support/design-help/client-support-services)[chip.com/en-us/support/design-help/client-support-services](https://www.microchip.com/en-us/support/design-help/client-support-services).

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WAR- RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMA-TION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON- INFRINGEMENT, MERCHANTABILITY, AND FIT-NESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFOR-MATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero,<br>motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2023, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 9781668322932

*[For information regarding Microchip's Quality Management Systems, please visit](www.microchip.com/quality) www.microchip.com/quality.*



# **Worldwide Sales and Service**

### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: [http://www.microchip.com/](http://support.microchip.com) support

Web Address: [w](http://www.microchip.com)ww.microchip.com

**Atlanta** Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

**Houston, TX**  Tel: 281-894-5983

**Indianapolis** Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

**Los Angeles** Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC**  Tel: 919-844-7510

**New York, NY**  Tel: 631-435-6000

**San Jose, CA**  Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

### **ASIA/PACIFIC**

**Australia - Sydney** Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115

**China - Hong Kong SAR** Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

**China - Qingdao** Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

**China - Suzhou** Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

**China - Xian** Tel: 86-29-8833-7252

**China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

### **ASIA/PACIFIC**

**India - Bangalore** Tel: 91-80-3090-4444

**India - New Delhi** Tel: 91-11-4160-8631

**India - Pune** Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

**Korea - Daegu** Tel: 82-53-744-4301

**Korea - Seoul** Tel: 82-2-554-7200

**Malaysia - Kuala Lumpur** Tel: 60-3-7651-7906

**Malaysia - Penang** Tel: 60-4-227-8870

**Philippines - Manila** Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

**Taiwan - Kaohsiung** Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

**Thailand - Bangkok** Tel: 66-2-694-1351

**Vietnam - Ho Chi Minh** Tel: 84-28-5448-2100

**EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

**Finland - Espoo** Tel: 358-9-4520-820

**France - Paris** Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Garching** Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-72400

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Rosenheim** Tel: 49-8031-354-560

**Israel - Ra'anana**  Tel: 972-9-744-7705

**Italy - Milan**  Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**Norway - Trondheim** Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820