# CMX90B702 Low Current/Noise Gain Block 23 - 29.5 GHz ## **Description** The CMX90B702 is a low-current 50 $\Omega$ gain block suitable for a wide variety of wireless applications covering 23 – 29.5 GHz. CMX90B702 is highly integrated to minimize external component count and board area. RF ports are matched on-chip to 50 $\Omega$ with an output DC-blocking capacitor. An active bias circuit helps maintain performance over a wide temperature range and supply voltage of 3-5 V. The device is an easy-to-use gain block with fast enable circuit and dual-bias mode for system optimization, selecting bias of 10 mA or 15 mA. CMX90B702 is fabricated using a GaAs pHEMT process to provide optimum gain, linearity, and noise together with low DC power consumption. A footprint-compatible variant, CMX90B701, is available for applications covering 17 - 23 GHz. ## **Applications** - 5G mmWave Infrastructure - Satcom (K and Ka band) - Microwave Backhaul - Fixed Wireless Access (FWA) - 24 GHz ISM band 3x3mm VQFN-16 Package #### **Product Features** - Frequency range 23 29.5 GHz - Small signal gain 17.5 dB - Single positive DC supply 3 5 V - Low power consumption 40 mW - Output P1dB +5 dBm @ 26 GHz - Output IP3 +15 dBm @ 26 GHz - Noise figure 4 dB - Dual-bias mode (low/high setting) - 105 °C operating temperature ## **Block Diagram** # **Ordering Information** | Part Number | Description | |------------------|---------------------------| | CMX90B702QF-R705 | 7" Reel with 500 pieces | | CMX90B702QF-R710 | 7" Reel with 1,000 pieces | | EV90B702 | Evaluation board | # **Absolute Maximum Ratings** | Parameter | Rating | |------------------------------|-------------------------------------------------------------------------------------------------------------------------| | RF Input Power | +6dBm | | Device Voltage (Vd, Ven) | +5.5V | | Case Temperature (Tc) | -40 to +85 °C (Vd ≤ 5 V, high or low mode)<br>-40 to +105 °C (Vd ≤ 4V, high mode)<br>-40 to +105 °C (Vd ≤ 5V, low mode) | | Junction Temperature (Tjmax) | 165 °C (Process MTTF = 10 <sup>7</sup> hours) | | Storage Temperature | -40 to +125 °C | | ESD Sensitivity | HBM 250V (Class 1A), CDM 500V (Class C2a) | | MSL Level | Level 3 | | | | Exceeding the maximum ratings may result in damage or reduced device reliability. ### **Thermal Characteristics** | Parameter | Rating | | | |--------------------------|------------------------------------------------|--|--| | Thermal Resistance (Rjc) | 719 °C/W (Tc = 85°C)<br>753 °C/W (Tc = 105 °C) | | | Thermal resistance is junction-to-case, where case refers to the exposed die pad on the backside which is in contact with the board. # **Recommended Operating Conditions** | Parameter | Min | Тур | Max | Units | |----------------------------------------------|-----|-----|------|-------| | Operating Frequency Range | 23 | | 29.5 | GHz | | Case Temperature (Tc) | | | | | | Vd ≤ 5 V, high or low mode | -40 | | +85 | °C | | Case Temperature (Tc)<br>Vd ≤ 4 V, high mode | -40 | | +105 | °C | | Vd ≤5 V, low mode | -40 | | 1105 | | | Device Voltage (Vd) | 3 | | 5 | V | | Enable Voltage (Ven) | 0 | | 5 | V | The device will be tested under certain conditions, but performance is not guaranteed over the full range of recommended operating conditions. ## **ESD Caution** CMX90B702 incorporates ESD protection circuitry however ESD precautions are strongly recommended for handling and assembly. Ensure that devices are protected from ESD in antistatic bags or carriers when being transported. Personal grounding is to be worn at all times when handling these devices. ## **RoHS Compliance** All devices supplied by CML Microcircuits are compliant with RoHS directive (2011/65/EU), containing less than the permitted levels of hazardous substances. # **Electrical Specification** Results taken on EV90B702 EVB, where track losses have been de-embedded using the calibration line on the EV90B702 evaluation board. Zo = 50 $\Omega$ , Vd = +4 V, Ven = +4 V, Vmode = Low Current, Ta = +25 °C (unless otherwise noted) | Parameter | Conditions | Min | Тур | Max | Units | |--------------------------------------|------------------------------------------------------------------|-----|-------|------|-------| | Frequency | | 23 | | 29.5 | GHz | | Small Signal Gain | 23 GHz | | 17.5 | | dB | | Small Signal Gain | 26 GHz | | 17.5 | | dB | | Small Signal Gain | 29.5 GHz | | 17 | | dB | | Gain Flatness | 23 GHz to 29.53 GHz | | +/- 1 | | dB | | Reverse Isolation | 23 GHz to 29.5 GHz | | >30 | | dB | | P1dB | At 26 GHz | | 5 | | dBm | | OIP3 | Two-tone test $\Delta f = 100$ MHz, at 26 GHz, Pout/Tone = -7dBm | - | 15 | - | dBm | | Noise Figure | 26GHz | | 4 | | dB | | Input Return Loss | 23 GHz to 29.5 GHz | | 6 | | dB | | Output Return Loss | 23 GHz to 29.5 GHz | | 8 | | dB | | Device Current (Id) | | | 10 | | mA | | Ven (Logic 1 = Enabled) | Amplifier normal operation | 1.8 | | 5 | V | | Ven (Logic 0 = Standby) | Amplifier in standby mode | 0 | | 0.2 | V | | Id | Vd = 5 V, Ven = 0 V | | 1.5 | | uA | | S21 | Ven = 0 to 0.2 V | | <-20 | | dB | | Ven Current (len) | Ven = 4 V | | 0.37 | | mA | | Turn-On Time<br>RFout: 10 % to 90 % | RFin = -10 dBm, 26 GHz | | 0.6 | | μs | | Turn-Off Time<br>RFout: 90 % to 10 % | RFin = -10 dBm, 26 GHz | | 0.9 | | μs | # **Pin Assignments** **Top View** | Pin | Name | Description | |---------|-------|--------------------------------------------------------------------------------------------------------| | 1 | NC | Connect to GND | | 2 | GND | Connect to GND | | 3 | RFin | RF input. Internally matched to 50 $\Omega$ with DC path to ground to provide enhanced ESD robustness. | | 4 | GND | Connect to GND | | 5 | NC | Connect to GND | | 6 | NC | Connect to GND | | 7 | NC | Connect to GND | | 8 | NC | Connect to GND | | 9 | GND | Connect to GND | | 10 | RFout | RF output. Internally matched to 50 $\Omega$ with integrated DC-blocking capacitor. | | 11 | GND | Connect to GND | | 12 | NC | Connect to GND | | 13 | NC | Connect to GND | | 14 | Vd | Voltage supply to amplifier | | 15 | Mode | Mode pin to select current mode – GND = Low Current and O/C = High Current | | 16 | Ven | Amplifier enable input | | Die pad | GND | DC and RF ground. Exposed die pad must be connected to GND. | #### Notes CML recommends that all no connect (NC) pins are connected to ground. The bottom exposed die pad must be connected to the ground plane on the board. ## **Typical Performance** The following plots show typical performance characteristics of CMX90B702 measured on the evaluation board (Part Number EV90B702). Board losses have been de-embedded from the measurement results using the through line included on the EV90B702. RF typical performance: Vd = Ven = 4.0V, Ta = 25 °C, Z0 = 50 $\Omega$ Figure 1: Gain Vd = Ven = 4.0V Figure 2: Reverse Isolation Vd = Ven = 4.0V Figure 3: P1dB Vd = Ven = 4.0V Figure 4: Id @P1dB Vd = Ven = 4.0V Figure 5: OIP3 100MHz spacing, Pout = -7 dBm/tone, Vd = Ven = 4.0V Figure 6: Noise Figure Vd = Ven = 4.0 #### RF typical performance: Vd = Ven = 4.0V, Ta = 25 °C, Z0 = 50 $\Omega$ (continued) Figure 7: Input Return Loss Vd = Ven = 4.0V Figure 8: Output Return Loss Vd = Ven = 4.0V Figure 9: S21 Vd = Ven = 4.0V Figure 10: S21 Vd = 4.0V, Ven = 0.0V #### DC typical performance: Vd = 4.0 V, Ta = 25 °C Figure 11: Id v Ven Vd = 4.0V Figure 12: Ien v Ven Vd = 4.0V #### DC typical performance over voltage: Ta = 25 °C Figure 13: Id v Ven, high current mode Figure 14: Ien v Ven, low current mode #### RF Typical Performance over voltage: Vd = Ven, Ta = 25°C, $ZO = 50\Omega$ Figure 15: Gain Vd = Ven, high current mode Figure 16: Gain Vd = Ven, low current mode Figure 17: P1dB Vd = Ven, high current mode Figure 18: P1dB Vd = Ven, low current mode Figure 19: S21 Vd = Ven, low current mode Figure 20: S21 Vd = Ven, high current mode #### RF Typical Performance over voltage: Vd = Ven, Ta = 25°C, $ZO = 50\Omega$ (continued) Figure 21: Noise Figure Vd = Ven, high current mode Figure 22: Noise Figure Vd = Ven, low current mode Figure 23: OIP3 100MHz spacing, Pout = -7 dBm/tone, high current mode Figure 24: OIP3 100MHz spacing, Pout = -7 dBm/tone, low current mode #### RF Typical Performance over temperature: Vd = Ven, $ZO = 50\Omega$ Figure 25: S21 Vd = Ven = 5.0V, high current mode Figure 26: S21 Vd = Ven = 5.0V, low current mode Figure 27: S21 Vd = Ven = 4.0V, high current mode Figure 28: S21 Vd = Ven = 4.0V, low current mode Figure 29: S21 Vd = Ven = 3.0V, high current mode Figure 30: S21 Vd = Ven = 3.0V, low current mode Figure 31: S12 Vd = Ven = 5.0V, high current mode Figure 32: S12 Vd = Ven = 5.0V, low current mode #### RF typical performance over temperature: Vd = Ven, $ZO = 50 \Omega$ (continued) Figure 33: S12 Vd = Ven = 4.0V, high current mode Figure 34: S12 Vd = Ven = 4.0V, low current mode Figure 35: S12 Vd = Ven = 3.0V, high current mode Figure 36: S12 Vd = Ven = 3.0V, low current mode Figure 37: S11 Vd = Ven = 5.0V, high current mode Figure 38: S11 Vd = Ven = 5.0V, low current mode Figure 39: S11 Vd = Ven = 4.0V, high current mode Figure 40: S11 Vd = Ven = 4.0V, low current mode #### RF typical performance over temperature: Vd = Ven, Z0 = 50 $\Omega$ (continue) Figure 41: S11 Vd = Ven = 3.0V, high current mode Figure 42: S11 Vd = Ven = 3.0V, low current mode Figure 43: S22 Vd = Ven = 5.0V, high current mode Figure 44: S22 Vd = Ven = 5.0V, low current mode Figure 45: S22 Vd = Ven = 4.0V, high current mode Figure 46: S22 Vd = Ven = 4.0V, low current mode Figure 47: S22 Vd = Ven = 3.0V, high current mode Figure 48: S22 Vd = Ven = 3.0V, low current mode #### RF typical performance over temperature: Vd = Ven, $ZO = 50 \Omega$ (continued) Figure 49: P1dB Vd = Ven = 5.0V, high current mode Figure 50: P1dB Vd = Ven = 5.0V, low current mode Figure 51: P1dB Vd = Ven = 4.0V, high current mode Figure 52: P1dB Vd = Ven = 4.0V, low current mode Figure 53: P1dB Vd = Ven = 3.0V, high current mode Figure 54: P1dB Vd = Ven = 3.0V, low current mode #### DC typical performance over temperature Figure 55: Id v Temp Vd = 5.0V, high current mode Figure 57: Id v Temp Vd = 4.0V, high current mode Figure 58: Id v Temp Vd = 4.0V, low current mode Figure 59: Id v Temp Vd = 3.0V, high current mode Figure 60: Id v Temp, Vd = 3.0V, low current mode Figure 61: Ien v Temp Vd = 4.0V, high current mode # **Application Information** #### **Schematic Diagram** Figure 62: EV90B702 Schematic #### Bill Of Materials (BOM) | Reference<br>Designator | Value | Size | Description | |-------------------------|-------|----------------|------------------------------| | C1 | 1 uF | 0603 | 16 V, +/- 10 % | | C2 | 10 nF | 0402 | 16 V, +/- 10% | | C3 | DNF | 0402 | | | C4 | 10 nF | 0402 | 16 V, +/- 10% | | C5 | 1 nF | 0402 | 16 V, +/- 10% | | C6 | DNF | 0402 | | | R1 | 0 R | 0402 | 0.063 W | | D1 | DNF | SOD-523F | | | J6 | N/A | 0.1"<br>Header | High / Low Current selection | #### Notes • DNF = Do not fit component #### **PCB Layout** Careful layout of the printed circuit board (PCB) is essential for optimum RF and thermal performance. The recommended layout, including ground via pattern underneath the device, may be taken from the evaluation board (Part Number EV90B702). The PCB consists of a top layer of MT40 backed by 2 layers of FR-4 with a total thickness of 1.632 mm (Figure 63) and the EV90B702 PCB (Figure 64) is 20 mm x 45 mm. The coplanar RF transmission lines have a width of 0.33 mm with a gap of 0.14 mm to ground either side. The through line length has been reduced by 3mm to account for the length of the device. Figure 63: EV90B702 Layer Stack Figure 64: EV90B702 PCB Top Layer View #### **Thermal Design** The primary RF/DC ground and thermal path is via the exposed die pad on the backside of the package, which must be connected to the PCB ground plane. An array of plated through-hole vias directly underneath the die pad area is essential to conduct heat away and minimise ground inductance. A typical solution will have 9 grounding vias connecting the top layer to the bottom layer, with inner diameter of 0.2 mm (and 0.025 mm plating) on a 0.55 mm grid pattern. The vias do not need to be filled. The PCB layout should provide a thermal radiator appropriate for the intended operation, adding as much copper to inner and outer layers as possible to avoid excessive junction temperature. Device junction temperature (Tj) can be calculated using $Tj = Tc + (Pdiss \times Rjc)$ where Pdiss = Pdc + Pin - Pout and Tc is the case temperature on the backside of the package (die pad) in contact with the PCB. #### Ven Input The device is enabled by applying a voltage between 1.8 V and 5.0 V to pin 16 (Ven). The resulting Id taken by the device is relatively independent of the Ven voltage applied. If the enable feature is not required, the Ven pin can be connected to the same voltage as Vd. The device can be placed into standby mode when not in use by setting Ven low (<0.2V) to disable all circuitry. If lower len and Id leakage current and/or if the highest forward isolation is needed in standby mode, a diode can be used in series with the Ven pin to increase the switch-on threshold of the device. This can be particularly important at elevated temperatures. Some suggested diodes in suitable packages (SOD-523F) for the evaluation board are: - 1N914BWT-D PN fast switching diode - BAT43XV2-D Schottky diode #### **Evaluation Board & Bias Procedure** In general, sequencing of the Vd and Ven supplies is not necessary however applying Vd before or simultaneously with Ven is recommended. The separate through line can be used to measure the evaluation board and connector losses. These results can then be used to de-embed the device performance from evaluation board measurements. Figure 65: Insertion Loss – through line Figure 66: Return Loss – through line #### **Current Mode Setting** The mode pin (pin 15) is used to set the current taken by the CMX90B702. Low current mode (~10 mA) is selected by fitting the jumper (J6) on the evaluation board, which connects the mode pin to ground. High current mode (~ 15 mA) is selected by not fitting the jumper, which leaves the mode pin open-circuit. ## **Package Outline** 16-lead 3x3mm VQFN Package (QF) ## **Package Marking** Pin 1 indicator (dot) and 3 rows of text for device identification. Line 1: CMX90 SµRF series Line 2: 4-character part code Line 3: Batch code # **Revision History** | Issue | Description | Date | |-------|----------------------------------|------------| | | | | | 1 | First release for product launch | March 2023 | ## **Contact Information** For additional information please visit <u>www.cmlmicro.com</u> or contact a sales office. # Europe America Asia • Maldon, UK • Winston-Salem, NC • Singapore • Tel +44 (0) 1621 875500 • Tel +1 336 744 5050 • Tel +65 6288129 • sales@cmlmicro.com • us.sales@cmlmicro.com • sg.sales@cmlmicro.com Although the information contained in this document is believed to be accurate, no responsibility is assumed by CML for its use. The product and product information is subject to change at any time without notice. CML has a policy of testing every product shipped using calibrated test equipment to ensure compliance with product specification.