



SLAS643A - MARCH 2009 - REVISED JANUARY 2014

# 16-BIT, 1-MSPS, PSEUDO-BIPOLAR DIFFERENTIAL SAR ADC WITH ON-CHIP ADC DRIVER (OPA) AND 4-CHANNEL DIFFERENTIAL MULTIPLEXER

Check for Samples: ADS8254

### FEATURES

www.ti.com

- 1.0-MHz Sample Rate, Zero Latency at Full Speed
- 16-Bit Resolution
- Supports Pseudo-Bipolar Differential Input Range: -4 V to +4 V with 2-V Common-Mode
- Built-In Four Channel, Differential Ended Multiplexer; with Channel Count Selection and Auto/Manual Mode
- On-Board Differential ADC Driver (OPA)
- Buffered Reference Output to Level Shift Bipolar ±4-V Input with External Resistance Divider
- Reference/2 Output to Set Common-Mode for External Signal Conditioner
- 16-/8-Bit Parallel Interface
- SNR: 95.4dB Typ at 2-kHz I/P
- THD: -118dB Typ at 2-kHz I/P
- Power Dissipation: 331.25 mW at 1 MSPS
- Internal Reference
- Internal Reference Buffer
- 64-Pin QFN Package

### APPLICATIONS

- Medical Imaging/CT Scanners
- Automated Test Equipment
- High-Speed Data Acquisition Systems
- High-Speed Closed-Loop Systems

### DESCRIPTION

The ADS8254 is a high-performance analog systemon-chip (SoC) device with an 16-bit, 1-MSPS A/D converter, 4-V internal reference, an on-chip ADC driver (OPA), and a 4-channel differential multiplexer. The channel count of the multiplexer and auto/manual scan modes of the device are user selectable.

The ADC driver is designed to leverage the very high noise performance of the differential ADC at optimum power usage levels.

The ADS8254 outputs a buffered reference signal for level shifting of a  $\pm$ 4-V bipolar signal with an external resistance divider. A V<sub>ref</sub>/2 output signal is available to set the common-mode of a signal conditioning circuit. The device also includes an 16-/8-bit parallel interface.

The ADS8254 is available in a 9 mm x 9 mm, 64-pin QFN package and is characterized from -40°C to  $85^{\circ}$ C.

| TYPE/SPEED                        | 500 kHz | ~600 kHz    | 750 kHz | 1 MHz   | 1.25 MHz    | 2 MHz       | 3 MHz   | 4MHz    |
|-----------------------------------|---------|-------------|---------|---------|-------------|-------------|---------|---------|
| 18-Bit Pseudo-Diff                | ADS8383 | ADS8381     |         | ADS8481 |             |             |         |         |
|                                   |         | ADS8380 (s) |         |         |             |             |         |         |
| 18-Bit Pseudo-Bipolar, Fully Diff |         | ADS8382 (s) |         | ADS8284 | ADS8484     |             |         |         |
| та-ык Pseudo-ыроіаг, Fully Dill   |         |             |         | ADS8482 |             |             |         |         |
|                                   | ADS8327 | ADS8370 (s) | ADS8371 | ADS8471 | ADS8401     | ADS8411     |         |         |
| 16-Bit Pseudo-Diff                | ADS8328 |             |         |         | ADS8405     | ADS8410 (s) |         |         |
|                                   | ADS8319 |             |         |         |             |             |         |         |
| 16-Bit Pseudo-Bipolar, Fully Diff | ADS8318 | ADS8372 (s) |         | ADS8472 | ADS8402     | ADS8412     |         | ADS8422 |
| To-bit Fseudo-bipolai, Fully Dill |         |             |         | ADS8254 | ADS8406     | ADS8413 (s) |         |         |
| 14-Bit Pseudo-Diff                |         |             |         |         | ADS7890 (s) |             | ADS7891 |         |
| 12-Bit Pseudo-Diff                |         |             |         | ADS7886 |             | ADS7883     |         | ADS7881 |

### HIGH-SPEED SAR CONVERTER FAMILY



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLAS643A - MARCH 2009 - REVISED JANUARY 2014

www.ti.com

INSTRUMENTS

Texas

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.





SLAS643A - MARCH 2009 - REVISED JANUARY 2014

|           | ORDERING INFORMATION <sup>(1)</sup>       |                                               |                                               |                 |                       |                      |                         |                                |              |     |  |
|-----------|-------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------|-----------------------|----------------------|-------------------------|--------------------------------|--------------|-----|--|
| MODEL     | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY<br>(LSB) | NO MISSING<br>CODES AT<br>RESOLUTION<br>(BIT) | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | TEMPERATURE<br>RANGE | ORDERING<br>INFORMATION | TRANSPORT<br>MEDIA<br>QUANTITY |              |     |  |
| ADS8254IB | ±0.75                                     | ±0.5                                          | 40                                            | 16              |                       |                      | ADS8254IBRGCT           | 250                            |              |     |  |
| AD30234ID | ±0.75                                     | ±0.5                                          | 10                                            | 16              |                       | –40°C to             | ADS8254IBRGCR           | 2000                           |              |     |  |
| ADS82541  | .4.5                                      | .1 5                                          | .4.5                                          | - O F           |                       | 64-pin QFN           | RGC                     | 85°C                           | ADS8254IRGCT | 250 |  |
| AD36234I  | ±1.5                                      | 5 ±0.5 16                                     |                                               | 16              |                       |                      | ADS8254IRGCR            | 2000                           |              |     |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, refer to the TI website at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                  |                       | VALUE                                     | UNIT |
|--------------------------------------------------|-----------------------|-------------------------------------------|------|
| CH(i) to AGND (both P and M                      | inputs)               | VEE-0.3 to VCC + 0.3                      | V    |
| VCC to VEE                                       |                       | -0.3 to 18                                | V    |
| +VA to AGND                                      |                       | -0.3 to 7                                 | V    |
| +VBD to BDGND                                    |                       | -0.3 to 7                                 | V    |
| ADC control digital input voltag                 | e to GND              | -0.3 to (+VBD + 0.3)                      | V    |
| ADC control digital output to G                  | ND                    | -0.3 to (+VBD + 0.3)                      | V    |
| Multiplexer control digital input voltage to GND |                       | -0.3 to (+VA + 0.3)                       | V    |
| Power control digital input volta                | age to GND            | -0.3 to (+VCC + 0.3)                      | V    |
| Operating temperature range                      |                       | -40 to 85                                 | °C   |
| Storage temperature range                        |                       | -65 to 150                                | °C   |
| Junction temperature (T <sub>J</sub> max)        |                       | 150                                       | °C   |
|                                                  | Power dissipation     | (T <sub>J</sub> Max–T <sub>A</sub> )/ θJA |      |
| QFN package                                      | θJA Thermal impedance | 86                                        | °C/W |
|                                                  | Vapor phase (60 sec)  | 215                                       | °C   |
| Lead temperature, soldering                      | Infrared (15 sec)     | 220                                       | °C   |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

SLAS643A - MARCH 2009-REVISED JANUARY 2014

www.ti.com

STRUMENTS

EXAS

### **SPECIFICATIONS**

 $T_A = -40^{\circ}C$  to 85°C, VCC = 5 V, VEE =-5 V, +VA = 5 V, +VBD = 5 V or 3.3 V,  $V_{ref} = 4 V$ ,  $f_{SAMPLE} = 1$  MSPS (unless otherwise noted)

| PARAMETER                          |                                  | TEST CONDITIONS                                                                | MIN                            | TYP           | MAX                            | UNIT               |
|------------------------------------|----------------------------------|--------------------------------------------------------------------------------|--------------------------------|---------------|--------------------------------|--------------------|
| ANALOG INPUT                       |                                  |                                                                                |                                |               |                                |                    |
| Full-scale input voltage at m      | nultiplexer input <sup>(1)</sup> | CH(i)P–CH(i)M                                                                  | -V <sub>ref</sub>              |               | V <sub>ref</sub>               | V                  |
| Absolute input range at mul        | tiplexer input                   | CH (i)                                                                         | -0.2                           |               | V <sub>ref</sub> + 0.2         | V                  |
| Input common-mode voltag           | e                                | [CH(i)P + CH(i)M] /2                                                           | (V <sub>ref</sub> )/2<br>- 0.2 | $(V_{ref})/2$ | (V <sub>ref</sub> )/2<br>+ 0.2 | V                  |
| SYSTEM PERFORMANCE                 |                                  |                                                                                |                                |               |                                |                    |
| Resolution                         |                                  |                                                                                |                                | 16            |                                | Bits               |
|                                    | ADS8254IB                        |                                                                                | 16                             |               |                                | 51                 |
| No missing codes                   | ADS8254I                         |                                                                                | 16                             |               |                                | Bits               |
|                                    | ADS8254IB                        |                                                                                | -0.75                          | ±0.4          | 0.75                           | (3)                |
| Integral linearity (2)             | ADS8254I                         |                                                                                | -1.5                           | ±0.4          | 1.5                            | LSB <sup>(3)</sup> |
|                                    | ADS8254IB                        |                                                                                | -0.5                           | ±0.32         | 0.5                            | (3)                |
| Differential linearity             | ADS8254I                         | At 18-bit level                                                                | -0.5                           | ±0.32         | 0.5                            | LSB <sup>(3)</sup> |
| <b>e</b> <i>(1</i> )               | ADS8254IB                        |                                                                                | -0.5                           | ±0.05         | 0.5                            |                    |
| Offset error <sup>(4)</sup>        | ADS8254I                         |                                                                                | -0.5                           | ±0.05         | 0.5                            | mV                 |
| • . (1)                            | ADS8254IB                        |                                                                                | -0.1                           | ±0.025        | 0.1                            |                    |
| Gain error <sup>(4)</sup> ADS8254I |                                  | External reference                                                             | -0.1                           | ±0.025        | 0.1                            | %FS                |
| DC Power supply rejection ratio    |                                  | At $3FFF0_{H}$ output code. For +VA or VCC, VEE variation of 0.5V individually |                                | 80            |                                | dB                 |
| SAMPLING DYNAMICS                  |                                  |                                                                                |                                |               |                                |                    |
| 0                                  |                                  | +VBD = 5 V                                                                     |                                | 625           | 650                            | ns                 |
| Conversion time                    |                                  | +VDB = 3 V                                                                     |                                | 625           | 650                            | ns                 |
|                                    |                                  | +VBD = 5 V                                                                     | 320                            | 350           |                                | ns                 |
| Acquisition time                   |                                  | +VDB = 3 V                                                                     | 320                            | 350           |                                |                    |
| Maximum throughput rate            |                                  |                                                                                |                                |               | 1.0                            | MHz                |
| Aperture delay                     |                                  |                                                                                |                                | 4             |                                | ns                 |
| Aperture jitter                    |                                  |                                                                                |                                | 5             |                                | ps                 |
|                                    |                                  | For ADC only                                                                   |                                | 150           |                                | ns                 |
| Settling time to 0.5 LSB           |                                  | For OPA (OP1, OP2)+ Mux                                                        |                                | 700           |                                |                    |
| Over voltage recovery              |                                  | For ADC only                                                                   |                                | 150           |                                | ns                 |
| DYNAMIC CHARACTERIS                | TICS                             |                                                                                |                                |               |                                |                    |
|                                    | ADS8254I                         |                                                                                |                                | -118          |                                |                    |
|                                    | ADS8254IB                        | $V_{\rm IN} = 4 V_{\rm pp}$ at 2 kHz                                           |                                | -118          |                                | dB                 |
| Total harmonic distortion          | ADS8254I                         |                                                                                |                                | -105          |                                |                    |
| (THD) <sup>(4)</sup>               | ADS8254IB                        | $V_{IN} = 4 V_{pp}$ at 10 kHz                                                  |                                | -105          |                                | dB                 |
|                                    | ADS8254I                         | V <sub>IN</sub> = 4 V <sub>pp</sub> at 100 kHz,                                |                                | -100          |                                |                    |
|                                    | ADS8254IB                        | LoPWR = 0                                                                      |                                | -100          |                                | dB                 |
|                                    | ADS8254I                         |                                                                                |                                | 95.4          |                                |                    |
|                                    | ADS8254IB                        | $V_{IN} = 4 V_{pp}$ at 2 kHz                                                   | 94 95.4                        |               | dB                             |                    |
| 0. 14                              | ADS8254I                         |                                                                                | 95<br>95                       |               |                                | dB                 |
| Signal to noise ratio (SNR)        | ADS8254IB                        | $V_{IN} = 4 V_{pp} \text{ at } 10 \text{ kHz}$                                 |                                |               |                                |                    |
|                                    | ADS8254I                         | $V_{IN} = 4 V_{pp}$ at 100 kHz,                                                |                                | 93            |                                |                    |
|                                    | ADS8254IB                        | LoPWR = 0                                                                      |                                | 94.5          |                                | dB                 |

(1) Ideal input span, does not include gain or offset error.

(2) Measured relative to acutal measured referenceThis is endpoint INL, not best fit.

(3) LSB means least significant bit

(4) Calculated on the first nine harmonics of the input frequency.

4 Submit Documentation Feedback



#### **SPECIFICATIONS (continued)**

 $T_A = -40$ °C to 85°C, VCC = 5 V, VEE =-5 V, +VA = 5 V, +VBD = 5 V or 3.3 V,  $V_{ref} = 4$  V,  $f_{SAMPLE} = 1$  MSPS (unless otherwise noted)

| PARA                                   | METER               | TEST CONDITIONS                                                                             | MIN                 | TYP   | MAX             | UNIT   |
|----------------------------------------|---------------------|---------------------------------------------------------------------------------------------|---------------------|-------|-----------------|--------|
|                                        | ADS8254I            | $V_{\rm c} = 4 V_{\rm c}$ of 2 kHz                                                          |                     | 95.2  |                 | dB     |
|                                        | ADS8254IB           | $V_{IN} = 4 V_{pp}$ at 2 kHz                                                                |                     | 95.2  |                 | uВ     |
| Signal to noise + distortion           | ADS8254I            |                                                                                             |                     | 94.5  |                 | dD     |
| (SINAD)                                | ADS8254IB           | $V_{IN} = 4 V_{pp}$ at 10 kHz                                                               |                     | 94.5  |                 | dB     |
|                                        | ADS8254I            | V <sub>IN</sub> = 4 V <sub>pp</sub> at 100 kHz,<br>LoPWR = 0                                |                     | 92.2  |                 | dB     |
|                                        | ADS8254IB           | LoPWR = 0                                                                                   |                     | 93.4  |                 | uВ     |
|                                        | ADS8254I            | $\lambda = 4 \lambda = 0.2 \text{ kHz}$                                                     |                     | 120   |                 | dB     |
| ADS8254IB                              |                     | $V_{iN} = 4 V_{pp} \text{ at } 2 \text{ kHz}$                                               |                     | 120   |                 | uВ     |
| Spurious free dynamic                  | ADS8254I            | $V_{-} = 4 V_{-}$ of 10 kHz                                                                 |                     | 106   |                 | dB     |
| range (SFDR)                           | ADS8254IB           | $V_{iN}$ = 4 V <sub>pp</sub> at 10 kHz                                                      |                     | 106   |                 | uВ     |
|                                        | ADS8254I            | V <sub>IN</sub> = 4 V <sub>pp</sub> at 100 kHz,<br>LoPWR = 0                                |                     | 101   |                 | dB     |
|                                        | ADS8254IB           | LoPWR = 0                                                                                   |                     | 101   |                 | uВ     |
| -3dB Small signal bandwidt             | h                   |                                                                                             |                     | 8     |                 | MHz    |
| VOLTAGE REFERENCE IN                   | IPUT (REFIN)        |                                                                                             |                     |       |                 |        |
| Reference voltage at REFIN             | l, V <sub>ref</sub> |                                                                                             | 3.0                 | 4.096 | +VA – 0.8       | V      |
| Reference input current <sup>(5)</sup> |                     |                                                                                             |                     | 1     | 1               | μA     |
| INTERNAL REFERENCE C                   | UTPUT (REFOUT)      |                                                                                             |                     |       |                 |        |
| Internal reference start-up ti         | me                  | From 95% (+VA), with 1-µF storage capacitor                                                 |                     |       | 120             | ms     |
| Reference voltage range, V             | ef                  |                                                                                             | 4.081               | 4.096 | 4.111           | V      |
| Source current                         |                     | Static load                                                                                 |                     |       | 10              | μA     |
| Line regulation                        |                     | +VA = 4.75 V ~ 5.25 V                                                                       |                     | 60    |                 | μV     |
| Drift                                  |                     | I <sub>O</sub> = 0                                                                          |                     | ±6    |                 | PPM/°C |
| BUFFERED REFERENCE                     | OUTPUT (BUF-REF)    |                                                                                             |                     |       |                 |        |
| Output current                         |                     | REFIN = 4V, at 85°C                                                                         |                     | 70    |                 | mA     |
| REFERENCE/2 OUTPUT (\                  | /CMO)               |                                                                                             |                     |       |                 |        |
| Reference/2 Voltage Range              |                     | At No Load on VCMO                                                                          | 1.938               | 2.048 | 2.158           | V      |
| Output current                         |                     | REFIN = 4V, at +85°C                                                                        |                     | 50    |                 | μA     |
| ANALOG MULTIPLEXER                     |                     |                                                                                             |                     |       |                 |        |
| Number of channels                     |                     |                                                                                             |                     |       | 8               |        |
| Channel to channel crosstal            | k                   | 100 kHz i/p                                                                                 |                     | -95   |                 | dB     |
| Channel selection                      |                     | Auto sequencer with selection of channel count OR<br>Manual selection through control lines |                     |       |                 |        |
| DIGITAL INPUT-OUTPUT                   |                     |                                                                                             |                     |       |                 |        |
| ADC CONTROL PINS                       |                     |                                                                                             |                     |       |                 |        |
| Logic Family-CMOS                      | I                   |                                                                                             |                     |       |                 |        |
|                                        | V <sub>IH</sub>     | I <sub>IH</sub> = 5 μA                                                                      | +V <sub>BD</sub> -1 |       | $+V_{BD} + 0.3$ | V      |
| Logic level                            | V <sub>IL</sub>     | I <sub>IL</sub> = 5 μA                                                                      | 0.3                 |       | 0.8             | V      |
| 20910 10401                            | V <sub>OH</sub>     | I <sub>OH</sub> = 2 TTL loads                                                               | +V <sub>BD</sub> -6 |       | $+V_{BD}$       | V      |
| V <sub>OL</sub>                        |                     | I <sub>OL</sub> = 2 TTL loads                                                               | 0                   |       | 0.4             | V      |
| MULTIPLEXER CONTROL                    | PINS                |                                                                                             |                     |       |                 |        |
| Logic Family - CMOS                    | I                   |                                                                                             |                     |       |                 |        |
| Logic Level                            | I <sub>IH</sub>     | I <sub>IH</sub> = 5 μA                                                                      | 2.3                 |       | +VA +0.3        | V      |
| LOGIC LEVEI                            | I <sub>IL</sub>     | $I_{IL} = 5 \ \mu A$                                                                        | -0.3                |       | 0.8             | V      |
| POWER CONTROL PINS                     |                     |                                                                                             |                     |       |                 |        |
| Logic Family - CMOS                    |                     |                                                                                             |                     |       |                 |        |
|                                        | V <sub>IH</sub>     | I <sub>IH</sub> = 5 μA                                                                      | 2.3                 |       | +VA +0.3        | V      |
| Logic Level                            | V <sub>IL</sub>     | I <sub>IL</sub> = 5 μA                                                                      | -0.3                |       | 0.8             | V      |

(5) Can vary ±20%

SLAS643A - MARCH 2009 - REVISED JANUARY 2014

www.ti.com

STRUMENTS

EXAS

### **SPECIFICATIONS (continued)**

 $T_A = -40^{\circ}C$  to 85°C, VCC = 5 V, VEE =-5 V, +VA = 5 V, +VBD = 5 V or 3.3 V,  $V_{ref} = 4$  V,  $f_{SAMPLE} = 1$  MSPS (unless otherwise noted)

| PAR                                                                 | AMETER                         | TEST CONDITIONS                                                                         | MIN  | TYP   | MAX  | UNIT |
|---------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------|------|-------|------|------|
| POWER SUPPLY REQU                                                   | IREMENTS                       | · · · ·                                                                                 |      |       |      |      |
|                                                                     | +VBD                           |                                                                                         | 2.7  | 3.3   | 5.25 | V    |
| Device events wells as                                              | +VA                            |                                                                                         | 4.75 | 5     | 5.25 | V    |
| Power supply voltage                                                | VCC                            |                                                                                         | 4.75 | 5     | 7.5  | V    |
|                                                                     | VEE                            |                                                                                         | -7.5 | -5    | -3   | V    |
| ADC driver positive supply (VCC) current (for OP1 and OP2 together) |                                | VCC = +5, VEE = -5V, CH0 - CH3 p and m inputs shorted to each other and connected to 2V |      | 11.65 |      | mA   |
| ADC driver negative supp<br>OP2 together)                           | bly (VEE) current (for OP1 and | VCC = +5, CH0 - CH3 p and m inputs shorted to<br>each other and connected to 2V         |      | 9.6   |      | mA   |
| +VA Supply Current, 1MH                                             | Iz Sample Rate                 |                                                                                         |      | 45    | 50   | mA   |
| Reference buffer (BUF-R                                             | EF) supply current (VCC to     | VCC= +5, PD-RBUF = 0, Quiescent current                                                 |      | 8     |      | mA   |
| GND)                                                                |                                | VCC = 5, PD-RBUF = 1 <sup>(6)</sup>                                                     |      | 10    |      | μA   |
| TEMPERATURE RANGE                                                   |                                | · · ·                                                                                   |      |       |      |      |
| Operating free air                                                  |                                |                                                                                         | -40  |       | 85   | °C   |

(6) PD-RBUF=1 powers down the Reference buffer (BUF-REF), note that it does not 3-state the BUF-REF output.

ADS8254 SLAS643A - MARCH 2009 - REVISED JANUARY 2014

www.ti.com

### **TIMING CHARACTERISTICS**

All specifications typical at -40°C to 85°C, +VA =+VBD = 5 V  $^{(1)}$   $^{(2)}$   $^{(3)}$ 

|                        | PARAMETER                                                                                                                                                                                                                                                                                                                       | MIN                    | TYP | MAX | UNIT |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|------|
| t <sub>(CONV)</sub>    | Conversion time                                                                                                                                                                                                                                                                                                                 |                        |     | 650 | ns   |
| t <sub>(ACQ)</sub>     | Acquisition time                                                                                                                                                                                                                                                                                                                | 320                    |     |     | ns   |
| t <sub>(HOLD)</sub>    | Sample capacitor hold time                                                                                                                                                                                                                                                                                                      |                        |     | 25  | ns   |
| t <sub>pd1</sub>       | CONVST low to BUSY high                                                                                                                                                                                                                                                                                                         |                        |     | 40  | ns   |
| t <sub>pd2</sub>       | Propagation delay time, end of conversion to BUSY low                                                                                                                                                                                                                                                                           |                        |     | 15  | ns   |
| t <sub>pd3</sub>       | Propagation delay time, start of convert state to rising edge of BUSY                                                                                                                                                                                                                                                           |                        |     | 15  | ns   |
| t <sub>w1</sub>        | Pulse duration, CONVST low                                                                                                                                                                                                                                                                                                      | 40                     |     |     | ns   |
| t <sub>su1</sub>       | Setup time, CS low to CONVST low                                                                                                                                                                                                                                                                                                | 20                     |     |     | ns   |
| t <sub>w2</sub>        | Pulse duration, CONVST high                                                                                                                                                                                                                                                                                                     | 20                     |     |     | ns   |
|                        | CONVST falling edge jitter                                                                                                                                                                                                                                                                                                      |                        |     | 10  | ps   |
| t <sub>w3</sub>        | Pulse duration, BUSY signal low                                                                                                                                                                                                                                                                                                 | t <sub>(ACQ)</sub> min |     |     | ns   |
| t <sub>w4</sub>        | Pulse duration, BUSY signal high                                                                                                                                                                                                                                                                                                |                        |     | 650 | ns   |
| t <sub>h1</sub>        | Hold time, first data bus transition ( $\overline{RD}$ low, or $\overline{CS}$ low for read cycle, or BYTE or BUS18/16 input changes) after CONVST low                                                                                                                                                                          | 40                     |     |     | ns   |
| t <sub>d1</sub>        | Delay time, CS low to RD low                                                                                                                                                                                                                                                                                                    | 0                      |     |     | ns   |
| t <sub>su2</sub>       | Setup time, RD high to CS high                                                                                                                                                                                                                                                                                                  | 0                      |     |     | ns   |
| t <sub>w5</sub>        | Pulse duration, RD low                                                                                                                                                                                                                                                                                                          | 50                     |     |     | ns   |
| t <sub>en</sub>        | Enable time, $\overline{RD}$ low (or $\overline{CS}$ low for read cycle) to data valid                                                                                                                                                                                                                                          |                        |     | 20  | ns   |
| t <sub>d2</sub>        | Delay time, data hold from RD high                                                                                                                                                                                                                                                                                              | 5                      |     |     | ns   |
| t <sub>d3</sub>        | Delay time, BUS18/16 or BYTE rising edge or falling edge to data valid                                                                                                                                                                                                                                                          | 10                     |     | 20  | ns   |
| t <sub>w6</sub>        | Pulse duration, RD high                                                                                                                                                                                                                                                                                                         | 20                     |     |     | ns   |
| t <sub>w7</sub>        | Pulse duration, CS high                                                                                                                                                                                                                                                                                                         | 20                     |     |     | ns   |
| t <sub>h2</sub>        | Hold time, last $\overline{RD}$ (or $\overline{CS}$ for read cycle ) rising edge to $\overline{CONVST}$ falling edge                                                                                                                                                                                                            | 50                     |     |     | ns   |
| t <sub>pd4</sub>       | Propagation delay time, BUSY falling edge to next $\overline{RD}$ (or $\overline{CS}$ for read cycle) falling edge                                                                                                                                                                                                              | 0                      |     |     | ns   |
| t <sub>d4</sub>        | Delay time, BYTE edge to BUS18/16 edge skew                                                                                                                                                                                                                                                                                     | 0                      |     |     | ns   |
| t <sub>su3</sub>       | Setup time, BYTE or BUS18/16 transition to RD falling edge                                                                                                                                                                                                                                                                      | 10                     |     |     | ns   |
| t <sub>h3</sub>        | Hold time, BYTE or BUS18/16 transition to RD falling edge                                                                                                                                                                                                                                                                       | 10                     |     |     | ns   |
| t <sub>dis</sub>       | Disable time, $\overline{\text{RD}}$ high ( $\overline{\text{CS}}$ high for read cycle) to 3-stated data bus                                                                                                                                                                                                                    |                        |     | 20  | ns   |
| t <sub>d5</sub>        | Delay time, BUSY low to MSB data valid delay                                                                                                                                                                                                                                                                                    |                        |     | 0   | ns   |
| t <sub>d6</sub>        | Delay time, CS rising edge to BUSY falling edge                                                                                                                                                                                                                                                                                 | 50                     |     |     | ns   |
| t <sub>d7</sub>        | Delay time, BUSY falling edge to $\overline{CS}$ rising edge                                                                                                                                                                                                                                                                    | 50                     |     |     | ns   |
| t <sub>su5</sub>       | BYTE transition setup time, from BYTE transition to next BYTE transition, or BUS18/16 transition setup time, from BUS18/16 to next BUS18/16.                                                                                                                                                                                    | 50                     |     |     | ns   |
| t <sub>su(ABORT)</sub> | Setup time from the falling edge of $\overline{\text{CONVST}}$ (used to start the valid conversion) to the next falling edge of $\overline{\text{CONVST}}$ (when CS = 0 and $\overline{\text{CONVST}}$ are used to abort) or to the next falling edge of $\overline{\text{CS}}$ (when $\overline{\text{CS}}$ is used to abort). | 60                     |     | 550 | ns   |

All input signals are specified with  $t_r = t_f = 5$  ns (10% to 90% of +VBD) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2. See timing diagrams. (1)

(2) (3) All timing are measured with 20 pF equivalent loads on all data bits and BUSY pins.

SLAS643A - MARCH 2009-REVISED JANUARY 2014

www.ti.com

**NSTRUMENTS** 

ÈXAS

### **TIMING CHARACTERISTICS**

All specifications typical at –40°C to 85°C, +VA = 5 V +VBD = 3 V  $^{(1)}$   $^{(2)}$   $^{(3)}$ 

|                        | PARAMETER                                                                                                                                                                                                                                                                                                                       | MIN                    | TYP | MAX | UNIT |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|------|
| t <sub>(CONV)</sub>    | Conversion time                                                                                                                                                                                                                                                                                                                 |                        |     | 650 | ns   |
| t <sub>(ACQ)</sub>     | Acquisition time                                                                                                                                                                                                                                                                                                                | 310                    |     |     | ns   |
| t <sub>(HOLD)</sub>    | Sample capacitor hold time                                                                                                                                                                                                                                                                                                      |                        |     | 25  | ns   |
| t <sub>pd1</sub>       | CONVST low to BUSY high                                                                                                                                                                                                                                                                                                         |                        |     | 40  | ns   |
| t <sub>pd2</sub>       | Propagation delay time, end of conversion to BUSY low                                                                                                                                                                                                                                                                           |                        |     | 25  | ns   |
| t <sub>pd3</sub>       | Propagation delay time, start of convert state to rising edge of BUSY                                                                                                                                                                                                                                                           |                        |     | 25  | ns   |
| t <sub>w1</sub>        | Pulse duration, CONVST low                                                                                                                                                                                                                                                                                                      | 40                     |     |     | ns   |
| t <sub>su1</sub>       | Setup time, CS low to CONVST low                                                                                                                                                                                                                                                                                                | 20                     |     |     | ns   |
| t <sub>w2</sub>        | Pulse duration, CONVST high                                                                                                                                                                                                                                                                                                     | 20                     |     |     | ns   |
|                        | CONVST falling edge jitter                                                                                                                                                                                                                                                                                                      |                        |     | 10  | ps   |
| t <sub>w3</sub>        | Pulse duration, BUSY signal low                                                                                                                                                                                                                                                                                                 | t <sub>(ACQ)</sub> min |     |     | ns   |
| t <sub>w4</sub>        | Pulse duration, BUSY signal high                                                                                                                                                                                                                                                                                                |                        |     | 650 | ns   |
| t <sub>h1</sub>        | Hold time, first data bus transition ( $\overline{RD}$ low, or $\overline{CS}$ low for read cycle, or BYTE or BUS18/16 input changes) after CONVST low                                                                                                                                                                          | 40                     |     |     | ns   |
| t <sub>d1</sub>        | Delay time, CS low to RD low                                                                                                                                                                                                                                                                                                    | 0                      |     |     | ns   |
| t <sub>su2</sub>       | Setup time, RD high to CS high                                                                                                                                                                                                                                                                                                  | 0                      |     |     | ns   |
| t <sub>w5</sub>        | Pulse duration, RD low                                                                                                                                                                                                                                                                                                          | 50                     |     |     | ns   |
| t <sub>en</sub>        | Enable time, $\overline{RD}$ low (or $\overline{CS}$ low for read cycle) to data valid                                                                                                                                                                                                                                          |                        |     | 30  | ns   |
| t <sub>d2</sub>        | Delay time, data hold from RD high                                                                                                                                                                                                                                                                                              | 5                      |     |     | ns   |
| t <sub>d3</sub>        | Delay time, BUS18/16 or BYTE rising edge or falling edge to data valid                                                                                                                                                                                                                                                          | 10                     |     | 30  | ns   |
| t <sub>w6</sub>        | Pulse duration, RD high                                                                                                                                                                                                                                                                                                         | 20                     |     |     | ns   |
| t <sub>w7</sub>        | Pulse duration, CS high                                                                                                                                                                                                                                                                                                         | 20                     |     |     | ns   |
| t <sub>h2</sub>        | Hold time, last $\overline{RD}$ (or $\overline{CS}$ for read cycle ) rising edge to $\overline{CONVST}$ falling edge                                                                                                                                                                                                            | 50                     |     |     | ns   |
| t <sub>pd4</sub>       | Propagation delay time, BUSY falling edge to next $\overline{\text{RD}}$ (or $\overline{\text{CS}}$ for read cycle) falling edge                                                                                                                                                                                                | 0                      |     |     | ns   |
| t <sub>d4</sub>        | Delay time, BYTE edge to BUS18/16 edge skew                                                                                                                                                                                                                                                                                     | 0                      |     |     | ns   |
| t <sub>su3</sub>       | Setup time, BYTE or BUS18/16 transition to RD falling edge                                                                                                                                                                                                                                                                      | 10                     |     |     | ns   |
| t <sub>h3</sub>        | Hold time, BYTE or BUS18/16 transition to RD falling edge                                                                                                                                                                                                                                                                       | 10                     |     |     | ns   |
| t <sub>dis</sub>       | Disable time, $\overline{\text{RD}}$ high ( $\overline{\text{CS}}$ high for read cycle) to 3-stated data bus                                                                                                                                                                                                                    |                        |     | 30  | ns   |
| t <sub>d5</sub>        | Delay time, BUSY low to MSB data valid delay                                                                                                                                                                                                                                                                                    |                        |     | 0   | ns   |
| t <sub>d6</sub>        | Delay time, $\overline{\text{CS}}$ rising edge to BUSY falling edge                                                                                                                                                                                                                                                             | 50                     |     |     | ns   |
| t <sub>d7</sub>        | Delay time, BUSY falling edge to $\overline{CS}$ rising edge                                                                                                                                                                                                                                                                    | 50                     |     |     | ns   |
| t <sub>su5</sub>       | BYTE transition setup time, from BYTE transition to next BYTE transition, or $BUS18/\overline{16}$ transition setup time, from $BUS18/\overline{16}$ to next $BUS18/\overline{16}$ .                                                                                                                                            | 50                     |     |     | ns   |
| t <sub>su(ABORT)</sub> | Setup time from the falling edge of $\overline{\text{CONVST}}$ (used to start the valid conversion) to the next falling edge of $\overline{\text{CONVST}}$ (when CS = 0 and $\overline{\text{CONVST}}$ are used to abort) or to the next falling edge of $\overline{\text{CS}}$ (when $\overline{\text{CS}}$ is used to abort). | 70                     |     | 550 | ns   |

All input signals are specified with  $t_r = t_f = 5$  ns (10% to 90% of +VBD) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2. See timing diagrams. (1)

(2)

(3) All timing are measured with 20 pF equivalent loads on all data bits and BUSY pins.

### MULTIPLEXER TIMING REQUIREMENTS

VCC = 4.75 V to 7.5 V, VEE = -3 V to -7.5 V

|                  |                                                                                     | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>su6</sub> | Setup time C1, C2 or C3 to MXCLK rising edge                                        |     |     | 600 | ns   |
| t <sub>d8</sub>  | Multiplexer and driver settle time ( from MXCLK rising edge to CONVST falling edge) | 600 |     |     | ns   |



### **PIN ASSIGNMENTS**



#### **PIN FUNCTIONS**

| PIN         |                        | 1/0 | DESCRIPTION                                                                                                                                          |  |  |  |  |  |  |
|-------------|------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NO          |                        |     | DESCRIPTION                                                                                                                                          |  |  |  |  |  |  |
| MULTIPLEXE  | MULTIPLEXER INPUT PINS |     |                                                                                                                                                      |  |  |  |  |  |  |
| 17          | CH0P                   | Ι   | Non-inverting analog input for differential multiplexer channel number 0. Device performance is optimized for 50 ohm source impedance at this input. |  |  |  |  |  |  |
| 18          | CH0M                   | Ι   | Inverting analog input for differential multiplexer channel number 0. Device performance is optimized for 50 ohm source impedance at this input.     |  |  |  |  |  |  |
| 19          | CH1P                   | Ι   | Non-inverting analog input for differential multiplexer channel number 1. Device performance is optimized for 50 ohm source impedance at this input. |  |  |  |  |  |  |
| 20          | CH1M                   | I   | Inverting analog input for differential multiplexer channel number 1. Device performance is optimized for 50 ohm source impedance at this input.     |  |  |  |  |  |  |
| 29          | CH2P                   | I   | Non-inverting analog input for differential multiplexer channel number 2. Device performance is optimized for 50 ohm source impedance at this input. |  |  |  |  |  |  |
| 30          | CH2M                   | Ι   | Inverting analog input for differential multiplexer channel number 2. Device performance is optimized for 50 ohm source impedance at this input.     |  |  |  |  |  |  |
| 31          | CH3P                   | Ι   | Non-inverting analog input for differential multiplexer channel number 3. Device performance is optimized for 50 ohm source impedance at this input. |  |  |  |  |  |  |
| 32          | СНЗМ                   | Ι   | Inverting analog input for differential multiplexer channel number 3. Device performance is optimized for 50 ohm source impedance at this input.     |  |  |  |  |  |  |
| ADC INPUT P | INS                    |     |                                                                                                                                                      |  |  |  |  |  |  |
| 25          | INP                    | Ι   | ADC Non inverting input., connect 1nF cap across INP and INM                                                                                         |  |  |  |  |  |  |
| 27          | INM                    | Ι   | ADC Inverting input, connect 1nF cap across INP and INM                                                                                              |  |  |  |  |  |  |
| REFERENCE   | INPUT/ OUT             |     | INS                                                                                                                                                  |  |  |  |  |  |  |
| 8, 9        | REFM                   | Ι   | Reference ground.                                                                                                                                    |  |  |  |  |  |  |
| 10          | REFIN                  | Ι   | Reference Input. Add 0.1-µF decoupling capacitor between REFIN and REFM.                                                                             |  |  |  |  |  |  |
| 11          | REFOUT                 | 0   | Reference Output. Add 1-µF capacitor between the REFOUT pin and REFM pin when internal reference is used.                                            |  |  |  |  |  |  |

Copyright © 2009–2014, Texas Instruments Incorporated

SLAS643A - MARCH 2009-REVISED JANUARY 2014

### **PIN FUNCTIONS (continued)**

www.ti.com

NSTRUMENTS

Texas

| PIN                   |             |        |                                                                                    | ONS (continued)                                                                                  |                                     |  |  |  |
|-----------------------|-------------|--------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------|--|--|--|
| NO                    | NAME        | I/O    |                                                                                    | DESCRIPTION                                                                                      |                                     |  |  |  |
| 14                    | VCMO        | 0      | This pip outputs Pofin/2 and can be used                                           | to set common mode voltage of differential a                                                     |                                     |  |  |  |
| 14                    | BUF-        | 0      | This pill outputs iteming and can be used                                          | is pin outputs Refin/2 and can be used to set common-mode voltage of differential analog inputs. |                                     |  |  |  |
| 15                    | REF         | 0      | Buffered reference output. Useful to level                                         | I shift bipolar signals using external resistors.                                                |                                     |  |  |  |
| POWER CONT            | ROL PINS    |        | L                                                                                  |                                                                                                  |                                     |  |  |  |
| 21                    | PD-<br>RBUF | Ι      | High on this pin powers down the referer                                           | ice buffer (BUF-REF).                                                                            |                                     |  |  |  |
| MULTIPLEXER           |             | L PINS |                                                                                    |                                                                                                  |                                     |  |  |  |
| 33                    | AUTO        | Ι      | High level on this pin selects 'Auto' mode                                         | e for multiplexer scanning. Low level selects m                                                  | nanual mode of multiplexer scanning |  |  |  |
| 34                    | C3          | Ι      | In auto mode (AUTO=1) multiplexer char<br>not care' in manual mode.                | nnel selection is reset to CH0 on rising edge o                                                  | f MXCLK while C3=1. The pin is 'do  |  |  |  |
| 35                    | C2          | Ι      | Acts as multiplexer address bit when AU multiplexer channel (channel count) in the | TO=0 (Manual mode). In auto mode (AUTO= <sup>2</sup><br>e auto scan sequence.                    | 1) C2 and C1 select the last        |  |  |  |
| 36                    | C1          | I      | Acts as multiplexer address LSB when A multiplexer channel (channel count) in the  | UTO=0 (Manual mode). In auto mode (AUTO e auto scan sequence.                                    | =1) C2 and C1 select the last       |  |  |  |
| 37                    | MXCLK       | Ι      |                                                                                    | edge of MXCLK irrespective of whether it is a<br>nat device selects next channel at the end of e |                                     |  |  |  |
| ADC DATA BU           | IS          |        |                                                                                    |                                                                                                  |                                     |  |  |  |
| 42-49, 52-59          | Data Bus    |        | 8-B                                                                                | IT BUS                                                                                           | 16-BIT BUS                          |  |  |  |
| 12 70, 02-08          |             |        | BYTE = 0                                                                           | BYTE = 1                                                                                         | BYTE = 0                            |  |  |  |
| 42                    | DB15        | 0      | D15 (MSB)                                                                          | D7                                                                                               | D15(MSB)                            |  |  |  |
| 43                    | DB14        | 0      | D14                                                                                | D6                                                                                               | D14                                 |  |  |  |
| 44                    | DB13        | 0      | D13                                                                                | D5                                                                                               | D13                                 |  |  |  |
| 45                    | DB12        | 0      | D12                                                                                | D4                                                                                               | D12                                 |  |  |  |
| 46                    | DB11        | 0      | D11                                                                                | D3                                                                                               | D11                                 |  |  |  |
| 47                    | DB10        | 0      | D10                                                                                | D2                                                                                               | D10                                 |  |  |  |
| 48                    | DB9         | 0      | D9                                                                                 | D1                                                                                               | D9                                  |  |  |  |
| 49                    | DB8         | 0      | D8                                                                                 | D0                                                                                               | D8                                  |  |  |  |
| 52                    | DB7         | 0      | D7                                                                                 | All ones                                                                                         | D7                                  |  |  |  |
| 53                    | DB6         | 0      | D6                                                                                 | All ones                                                                                         | D6                                  |  |  |  |
| 54                    | DB5         | 0      | D5                                                                                 | All ones                                                                                         | D5                                  |  |  |  |
| 55                    | DB4         | 0      | D4                                                                                 | All ones                                                                                         | D4                                  |  |  |  |
| 56                    | DB3         | 0      | D3                                                                                 | All ones                                                                                         | D3                                  |  |  |  |
| 57                    | DB2         | 0      | D2                                                                                 | All ones                                                                                         | D2                                  |  |  |  |
| 58                    | DB1         | 0      | D1                                                                                 | All ones                                                                                         | D1                                  |  |  |  |
| 59                    | DB0         | 0      | D0 (LSB)                                                                           | All ones                                                                                         | D0 (LSB)                            |  |  |  |
| ADC CONTRO            | L PINS      |        |                                                                                    |                                                                                                  |                                     |  |  |  |
| 62                    | BUSY        | 0      | Status output. This pin is held high when                                          | device is converting.                                                                            |                                     |  |  |  |
| 1                     | BYTE        | I      | Byte Select Input. Used for 8-bit bus read                                         | ling. Refer to the ADC DATA BUS description                                                      | above.                              |  |  |  |
| 2                     | CONVST      | I      | Convert start. This input is active low and                                        | can act independent of the CS\ input.                                                            |                                     |  |  |  |
| 3                     | RD          | I      | Synchronization pulse for the parallel out                                         | put.                                                                                             |                                     |  |  |  |
| 4                     | CS          | I      | Chip Select.                                                                       |                                                                                                  |                                     |  |  |  |
| DEVICE POWE           | ER SUPPLI   | ES     |                                                                                    |                                                                                                  |                                     |  |  |  |
| 22                    | VEE         |        | Negative supply for OPA (OP1, OP2)                                                 |                                                                                                  |                                     |  |  |  |
| 23, 24                | VCC         |        | Positive supply for OPA (OP1, OP2, BUF                                             | -REF)                                                                                            |                                     |  |  |  |
| 5, 7, 13, 38,<br>40   | +VA         |        | Analog power supply.                                                               |                                                                                                  |                                     |  |  |  |
| 6, 12, 26, 39,<br>41  | AGND        |        | Analog ground.                                                                     |                                                                                                  |                                     |  |  |  |
| 50, 63                | +VBD        |        | Digital Power Supply For ADC Bus.                                                  |                                                                                                  |                                     |  |  |  |
| 51                    | BGND        |        | Digital ground for ADC bus interface digit                                         | al supply.                                                                                       |                                     |  |  |  |
| NOT CONNEC            | TED PINS    |        |                                                                                    |                                                                                                  |                                     |  |  |  |
| 16, 28, 60,<br>61, 64 | NC          |        | No connection.                                                                     |                                                                                                  |                                     |  |  |  |



### **DEVICE OPERATION AND TIMING DIAGRAMS**

The ADS8254 is analog system-on-chip (SoC) device. The device includes a multiplexer, a single-ended input/differential output ADC driver and differential input high-performance ADC, an additional internal reference, a buffered reference output, and a REF/2 output.

Figure 1 shows the basic operation of the device (including all elements). Subsequent sections describe the detailed timings of the individual blocks of the device (primarily the multiplexer and ADC).



Figure 1. Device Operation

As shown in the diagram, the device can be controlled with only one (CONVST) digital input. On the falling edge of CONVST, the BUSY output of the device goes high. A high level on BUSY indicates the device has sampled the signal and it is converting the sample into its digital equivalent. After the conversion is complete, the BUSY output falls to a logic low level and the device output data corresponding to the recently converted sample is available for reading.

It is recommended (not mandatory) to short the BUSY output of the device to the MXCLK input. The device selects a new channel at every rising edge of MXCLK. The multiplexer is differential. The multiplexer and ADC driver are designed to settle to the 18-bit level before sampling; even at the maximum conversion speed.

**ADC Control and Timing:** The timing diagrams in the this section describe ADC operation; multiplexer operation is described in a the following sections.

#### Not Recommended for New Designs

Texas Instruments

# ADS8254

SLAS643A - MARCH 2009-REVISED JANUARY 2014

www.ti.com



<sup>†</sup>Signal internal to device

### Figure 2. Timing for Conversion and Acquisition Cycles With CS and RD Toggling





<sup>†</sup>Signal internal to device



TEXAS INSTRUMENTS

# ADS8254

SLAS643A - MARCH 2009-REVISED JANUARY 2014

www.ti.com



<sup>†</sup>Signal internal to device

### Figure 4. Timing for Conversion and Acquisition Cycles With $\overline{CS}$ Tied to BDGND, $\overline{RD}$ Toggling

### Not Recommended for New Designs







<sup>†</sup>Signal internal to device





#### Figure 6. Detailed Timing for Read Cycles



SLAS643A - MARCH 2009 - REVISED JANUARY 2014

TEXAS INSTRUMENTS

**Multiplexer:** The multiplexer has two modes of sequencing namely auto sequencing and manual sequencing. Multiplexer mode selection and operation is controlled with the AUTO, C1, C2, C3, and MXCLK pins.

**Auto Sequencing:** A logic one level on the AUTO pin selects auto sequencing mode. It is possible to select the number of channels to be scanned (always starting from channel zero) in auto sequencing mode. Pins C1 and C2 select the channel count (last channel in the auto sequence).

On every rising edge of MXCLK while C3 is at the logic zero level, the next higher channel (in ascending order) is selected. Channel selection rolls over to channel zero on the rising edge of MXCLK after channel selection reaches the *channel count* (last channel in the auto sequence selected by pins C1and C2).

Any time during the sequence the channel sequence can be reset to channel zero. A rising edge on MXCLK while C3 is at the logic one level resets channel selection to channel zero.

| CHAN | INEL COUN | IT PINS | CLOCK PIN | LAST CHANNEL IN SEQUENCE |                                           |  |
|------|-----------|---------|-----------|--------------------------|-------------------------------------------|--|
| C3   | C2        | C1      | MXCLK     | LAST CHANNEL IN SEQUENCE | CHANNEL SEQUENCE                          |  |
| 0    | 0         | 0       | ↑ (       | 0                        | 0,0,0,0                                   |  |
| 0    | 0         | 1       | ↑ (       | 1                        | 0,1,0,1,                                  |  |
| 0    | 1         | 0       | ↑ (       | 2                        | 0,1,2,0,1,2,0                             |  |
| 0    | 1         | 1       | ↑ (       | 3                        | 0,1,2,3,0,1,2,3,0                         |  |
| 1    | Х         | Х       | ↑ (       | Х                        | $n \rightarrow 0$ (channel reset to zero) |  |
| MXCL | <         |         |           |                          |                                           |  |



AUTO = 1, device operation in auto mode

#### Figure 7. Multiplexer Auto Mode Timing Diagram

**Manual Sequencing:** A logic zero level on the AUTO pin selects manual sequencing mode. Pins C1and C2 set the channel address. On the rising edge of MXCLK, the addressed channel is connected to the ADC driver input.

| MODE | СНА | NNEL ADDRESS | CLOCK PIN | CHANNEL |   |
|------|-----|--------------|-----------|---------|---|
| AUTO | C3  | C2           | C1        | MXCLK   |   |
| 0    | Х   | 0            | 0         | ↑       | 0 |
| 0    | х   | 0            | 1         | ↑       | 1 |

| Table 2. Channel Selection in Manual Mode | Table 2. | Channel | Selection | in | Manual | Mode |
|-------------------------------------------|----------|---------|-----------|----|--------|------|
|-------------------------------------------|----------|---------|-----------|----|--------|------|

#### Not Recommended for New Designs



www.ti.com



### Figure 8. Multiplexer Manual Mode Timing Diagram

**TYPICAL CHARACTERISTICS** 



Figure 9.

#### DC HISTOGRAM (CH0 with mux switching CH0-1-0) 10000 9368 9000 8000 7000 V<sub>ref</sub> = 4.096 V, 6000 VCC = 6 V, VEE = -6 V, +VA = 5 V, $T_A = 25^{\circ}C,$ 5000 4000 Throughput = 3000 2000 1000 576 56 0 32757 32759 32758 Figure 10.

#### INTERNAL REFERENCE VOLTAGE vs FREE-AIR TEMPERATURE



# Table 2. Channel Selection in Manual Mode (continued)

SLAS643A - MARCH 2009-REVISED JANUARY 2014



Texas

www.ti.com



#### Not Recommended for New Designs



SLAS643A - MARCH 2009 - REVISED JANUARY 2014



SLAS643A - MARCH 2009-REVISED JANUARY 2014



www.ti.com



#### Not Recommended for New Designs



ADS8254

SLAS643A - MARCH 2009 - REVISED JANUARY 2014



95.4

95.2

95

94 8

94.6

94.2

94 SNR

93.8

93.6

15.55

15.5

15.45

15.4

15.35

15.3

15.25

124

123.5

123

122.5

122

121.5

4

SFDR - Spurious Free Dynamic Range - dB

27 25

- Effective Number of Bits - bits

ENOB -

2.5

Вb

Ratio -

Noise

ę 94.4

- Signal

SLAS643A - MARCH 2009-REVISED JANUARY 2014



Texas

www.ti.com

#### Not Recommended for New Designs



ADS8254

SLAS643A - MARCH 2009 - REVISED JANUARY 2014













### **APPLICATION INFORMATION**

As discussed before, the ADS8254 is 16-bit analog SoC that includes various blocks like a multiplexer, ADC driver, internal reference, internal reference buffer, buffered reference output, and Ref/2 output on-board. The following diagram shows the recommended analog and digital interfacing of the ADS8254.

### APPLICATION DIAGRAM





As shown in Figure 69, the ADS8254 accepts unipolar differential analog inputs in the range of  $\pm V_{ref}$  with a common-mode voltage of  $V_{ref}/2$ . An application may require the interfacing of bipolar input signals. The following diagram shows the conversion of bipolar input signals to unipolar differential signals.

ADS8254 SLAS643A – MARCH 2009–REVISED JANUARY 2014



www.ti.com





Note: Value of R depends on signal BW Use R =  $1.2 \text{ k}\Omega$  for signal BW <= 10 kHz. Choose C as per signal BW, 3 dB BW (filt) = RC/2

### Figure 70. Bipolar Input Signals to Unipolar Differential Signals Conversion

### MICROCONTROLLER INTERFACING

#### ADS8254 to 8-Bit Microcontroller Interface

Figure 71 shows a parallel interface between the ADS8254 and a typical microcontroller using an 8-bit data bus. The BUSY signal is used as a falling edge interrupt to the microcontroller.















ADS8254 SLAS643A – MARCH 2009 – REVISED JANUARY 2014 INSTRUMENTS www.ti.com

**F**EXAS

### PRINCIPLES OF OPERATION

The ADS8254 features a high-speed successive approximation register (SAR) analog-to-digital converter (ADC). The architecture is based on charge redistribution which inherently includes a sample/hold function. See Figure 71 for the application circuit for the ADS8254.

The conversion clock is generated internally. The conversion time of 650 ns is capable of sustaining a 1 MHz throughput.

When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both inputs are disconnected from any internal function.

### REFERENCE

The ADS8254 can operate with an external reference with a range from 3.0 V to 4.2 V. The reference voltage on the input pin 10 (REFIN) of the converter is internally buffered. A clean, low noise, well-decoupled reference voltage on this pin is required to ensure good performance of the converter. A low noise band-gap reference like the REF5040 can be used to drive this pin. A 0.1- $\mu$ F decoupling capacitor is required between REFIN and REFM pins (pin 10 and pin 9) of the converter. This capacitor should be placed as close as possible to the pins of the device. Designers should strive to minimize the routing length of the traces that connect the terminals of the capacitor to the pins of the converter. An RC network can also be used to filter the reference voltage. A 100- $\Omega$  series resistor and a 0.1- $\mu$ F capacitor, which can also serve as the decoupling capacitor can be used to filter the reference voltage.



Figure 73. ADS8254 Using External Reference

The ADS8254 also has limited low pass filtering capability built into the converter. The equivalent circuitry on the REFIN input is as shown in Figure 74.



Figure 74. Simplified Reference Input Circuit

The REFM input of the ADS8254 should always be shorted to AGND. A 4.096-V internal reference is included. When the internal reference is used, pin 11 (REFOUT) is connected to pin 10 (REFIN) with an 0.1- $\mu$ F decoupling capacitor and 1- $\mu$ F storage capacitor between pin 11 (REFOUT) and pin 9 (REFM) (see Figure 72). The internal reference of the converter is double buffered. If an external reference is used, the second buffer provides isolation between the external reference and the CDAC. This buffer is also used to recharge all of the capacitors of the CDAC during conversion. Pin 11 (REFOUT) can be left unconnected (floating) if external reference is used (as shown in Figure 74).



### ANALOG INPUT

The ADS8254 features an analog multiplexer, a differential, high-input impedance, unity-gain ADC driver, and a high-performance ADC. Typically it would require alot of care in the selection of the driving circuit components and board layout for high resolution ADC driving. However, an on-board ADC driver simplifies the job for the user. All that is needed is to decouple AINP and AINM with a 1-nF decoupling capacitor across these two terminals as close to the device as possible. The multiplexer inputs tolerate a source impedance of up to 50  $\Omega$  for the specified device performance at a 1-MSPS operating speed. This relaxes the constraints on the signal conditioning circuit. In the case of true bipolar input signals, it is possible to condition them with a resister divider as shown in Figure 70. The device permits use of 1.2-k $\Omega$  resistors for the divider with an effective source impedance of 600  $\Omega$  for signal BW less than 10 kHz. A suitable capacitor value can be used to limit signal BW which limits noise coming from the resistor divider network. Care must be taken about absolute analog voltage at the multiplexer input terminals. This voltage should not exceed VCC and VEE. The clamp at driver OPA limits the voltage applied to the ADC input.

#### **Reading Data**

The ADS8254 outputs full parallel data in straight binary format as shown in Table 3. The parallel output is active when CS and RD are both low. There is a minimal quiet zone requirement around the falling edge of CONVST. This is 50 ns prior to the falling edge of CONVST and 40 ns after the falling edge. No data read should attempted within this zone. Any other combination of CS and RD sets the parallel output to 3-state. BYTE is used for multiword read operations. BYTE is used whenever lower bits on the bus are output on the higher byte of the bus. Refer to Table 3 for ideal output codes.

| DESCRIPTION                 | ANALOG VALUE                   | DIGITAL OUTPUT STR  |          |  |  |  |  |  |
|-----------------------------|--------------------------------|---------------------|----------|--|--|--|--|--|
| Full scale range            | $2 \times (+V_{ref})$          | DIGITAL OUTPUT STR  |          |  |  |  |  |  |
| Least significant bit (LSB) | 2 × (+V <sub>ref</sub> )/65536 | BINARY CODE         | HEX CODE |  |  |  |  |  |
| +Full scale                 | (+V <sub>ref</sub> ) – 1 LSB   | 0111 1111 1111 1111 | 7FFF     |  |  |  |  |  |
| Midscale                    | 0 V                            | 0000 0000 0000 0000 | 0000     |  |  |  |  |  |
| Midscale – 1 LSB            | 0 V – 1 LSB                    | 1111 1111 1111 1111 | FFFF     |  |  |  |  |  |
| Zero                        | –V <sub>ref</sub>              | 1000 0000 0000 0000 | 8000     |  |  |  |  |  |

Table 3. Ideal Input Voltages and Output Codes

The output data is a full 16-bit word (D15–D0) on DB15–DB0 pins (MSB–LSB) if BYTE is low.

The result may also be read on an 8-bit bus for convenience. This is done by using only pins DB15–DB8. In this case two reads are necessary: the first as before, leaving BYTE low and reading the 8 most significant bits on pins DB15–DB8, then bringing BYTE high. When BYTE is high, the low bits (D7–D0) appear on pins DB15–DB8.

This multiword read operation can be performed with multiple active  $\overline{RD}$  (toggling) or with  $\overline{RD}$  held low for simplicity. This is referred to as the AUTO READ operation.

|      | DATA RE          | EAD OUT         |
|------|------------------|-----------------|
| BYTE | PINS<br>DB15–DB8 | PINS<br>DB7-DB0 |
| High | D7–D0            | All One's       |
| Low  | D15–D8           | D7–D0           |

#### Table 4. Conversion Data Read Out

### **REVISION HISTORY**

#### Changes from Original (March 2009) to Revision A

Page



### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •    |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ADS8254IBRGCR    | NRND   | VQFN         | RGC     | 64   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | ADS8254<br>B   |         |
| ADS8254IBRGCT    | NRND   | VQFN         | RGC     | 64   | 250  | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | ADS8254<br>B   |         |
| ADS8254IRGCR     | NRND   | VQFN         | RGC     | 64   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | ADS8254        |         |
| ADS8254IRGCT     | NRND   | VQFN         | RGC     | 64   | 250  | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | ADS8254        |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



15-Feb-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS8254IBRGCR | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS8254IBRGCT | VQFN            | RGC                | 64 | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS8254IRGCR  | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS8254IRGCT  | VQFN            | RGC                | 64 | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

29-Sep-2019



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS8254IBRGCR | VQFN         | RGC             | 64   | 2000 | 350.0       | 350.0      | 43.0        |
| ADS8254IBRGCT | VQFN         | RGC             | 64   | 250  | 213.0       | 191.0      | 55.0        |
| ADS8254IRGCR  | VQFN         | RGC             | 64   | 2000 | 350.0       | 350.0      | 43.0        |
| ADS8254IRGCT  | VQFN         | RGC             | 64   | 250  | 213.0       | 191.0      | 55.0        |

# **RGC 64**

9 x 9, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGC0064A**

# **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **RGC0064A**

# **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGC0064A**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated