# ANALOG DEVICES

# High Accuracy Ultralow $I_{\rm Q},\,500$ mA anyCAP® Adjustable Low Dropout Regulator

# ADP3336

#### FEATURES

High Accuracy Over Line and Load:  $\pm 0.9\%$  @ 25°C,  $\pm 1.8\%$  Over Temperature Ultralow Dropout Voltage: 200 mV (Typ) @ 500 mA Requires Only C<sub>0</sub> = 1.0  $\mu$ F for Stability anyCAP = Stable with Any Type of Capacitor (Including MLCC) Current and Thermal Limiting Low Noise Low Shutdown Current: < 1.0  $\mu$ A 2.6 V to 12 V Supply Range 1.5 V to 10 V Output Range -40°C to +85°C Ambient Temperature Range Ultrasmall Thermally-Enhanced 8-Lead MSOP Package

# FUNCTIONAL BLOCK DIAGRAM



APPLICATIONS PCMCIA Card Cellular Phones Camcorders, Cameras Networking Systems, DSL/Cable Modems Cable Set-Top Box MP3/CD Players DSP Supply



Figure 1. Typical Application Circuit

#### **GENERAL DESCRIPTION**

The ADP3336 is a member of the ADP333x family of precision low dropout anyCAP voltage regulators. The ADP3336 operates with an input voltage range of 2.6 V to 12 V and delivers a continuous load current up to 500 mA. The ADP3336 stands out from conventional LDOs with the lowest thermal resistance of any MSOP-8 package and an enhanced process that enables it to offer performance advantages beyond its competition. Its patented design requires only a 1.0 µF output capacitor for stability. This device is insensitive to output capacitor Equivalent Series Resistance (ESR), and is stable with any good quality capacitor, including ceramic (MLCC) types for spacerestricted applications. The ADP3336 achieves exceptional accuracy of  $\pm 0.9\%$  at room temperature and  $\pm 1.8\%$  over temperature, line, and load. The dropout voltage of the ADP3336 is only 200 mV (typical) at 500 mA. This device also includes a safety current limit, thermal overload protection and a shutdown feature. In shutdown mode, the ground current is reduced to less than 1 µA. The ADP3336 has ultralow quiescent current 80 µA (typical) in light load situations.

anyCAP is a registered trademark of Analog Devices Inc.

#### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

# **ADP3336—SPECIFICATIONS**<sup>1, 2</sup>( $V_{IN} = 6.0 \text{ V}, C_{IN} = C_{0UT} = 1.0 \mu F, T_J = -40^{\circ}C \text{ to } +125^{\circ}C \text{ unless otherwise noted.}$ )

| Parameter                        | Symbol Conditions  |                                                                                                   | Min  | Тур        | Max      | Unit     |
|----------------------------------|--------------------|---------------------------------------------------------------------------------------------------|------|------------|----------|----------|
| OUTPUT                           |                    |                                                                                                   |      |            |          |          |
| Voltage Accuracy <sup>3, 4</sup> | V <sub>OUT</sub>   | $V_{IN} = V_{OUT(NOM)} + 0.4 V$ to 12 V                                                           | -0.9 |            | +0.9     | %        |
|                                  |                    | $I_{\rm L} = 0.1 \text{ mA to } 500 \text{ mA}$                                                   |      |            |          |          |
|                                  |                    | $T_J = 25^{\circ}C$                                                                               | 1.0  |            | .1.0     | 0/       |
|                                  |                    | $V_{IN} = V_{OUT(NOM)} + 0.4 V \text{ to } 12 V$                                                  | -1.8 |            | +1.8     | %        |
|                                  |                    | $I_L = 0.1 \text{ mA to } 500 \text{ mA}$<br>$T_I = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |      |            |          |          |
|                                  |                    | $V_{IN} = V_{OUT(NOM)} + 0.4 \text{ V to } 12 \text{ V}$                                          | -2.3 |            | +2.3     | %        |
|                                  |                    | $I_{\rm L} = 0.1 \text{ mA to 500 mA}$                                                            | 2.3  |            | . 2.3    | 70       |
|                                  |                    | $T_{\rm I} = 150^{\circ}{\rm C}$                                                                  |      |            |          |          |
| Line Regulation <sup>3</sup>     |                    | $V_{IN} = V_{OUT(NOM)} + 0.4 \text{ V to } 12 \text{ V}$                                          |      | 0.04       |          | mV/V     |
|                                  |                    | $I_L = 0.1 \text{ mA}$                                                                            |      |            |          |          |
|                                  |                    | $T_A = 25^{\circ}C$                                                                               |      |            |          |          |
| Load Regulation                  |                    | $I_{\rm L} = 0.1 \text{ mA to } 500 \text{ mA}$                                                   |      | 0.04       |          | mV/mA    |
| Drog out Valte as                | N7                 | $T_A = 25^{\circ}C$                                                                               |      |            |          |          |
| Dropout Voltage                  | V <sub>DROP</sub>  | $V_{OUT} = 98\%$ of $V_{OUT(NOM)}$<br>$I_L = 500 \text{ mA}$                                      |      | 200        | 400      | mV       |
|                                  |                    | $I_L = 300 \text{ mA}$                                                                            |      | 140        | 235      | mV       |
|                                  |                    | $I_{\rm L} = 50 \text{ mA}$                                                                       |      | 60         | 130      | mV       |
|                                  |                    | $I_{\rm L} = 0.1  {\rm mA}$                                                                       |      | 10         |          | mV       |
| Peak Load Current                | I <sub>LDPK</sub>  | $V_{IN} = V_{OUT(NOM)} + 1 V$                                                                     |      | 800        |          | mA       |
| Output Noise                     | V <sub>NOISE</sub> | $f = 10 \text{ Hz}-100 \text{ kHz}, C_L = 10 \mu\text{F}$                                         |      | 27         |          | μV rms   |
|                                  |                    | $I_L = 500 \text{ mA}, C_{NR} = 10 \text{ nF}, V_{OUT} = 2.5$                                     |      |            |          |          |
|                                  |                    | $f = 10 \text{ Hz}-100 \text{ kHz}, C_L = 10 \mu\text{F}$                                         |      | 45         |          | μV rms   |
|                                  |                    | $I_L = 500 \text{ mA}, C_{NR} = 0 \text{ nF}, V_{OUT} = 2.5$                                      |      |            |          |          |
| GROUND CURRENT⁵                  |                    |                                                                                                   |      |            |          |          |
| In Regulation                    | I <sub>GND</sub>   | $I_L = 500 \text{ mA}$                                                                            |      | 4.5        | 10       | mA       |
|                                  |                    | $I_{L} = 300 \text{ mA}$ $I_{L} = 50 \text{ mA}$                                                  |      | 2.6<br>0.5 | 6<br>1.5 | mA<br>mA |
|                                  |                    | $I_L = 50 \text{ mA}$<br>$I_L = 0.1 \text{ mA}$                                                   |      | 80         | 1.5      | μA       |
| In Dropout                       | I <sub>GND</sub>   | $V_{\rm IN} = V_{\rm OUT(NOM)} - 100 \text{ mV}$                                                  |      | 120        | 400      | μA       |
|                                  | -GND               | $I_{\rm L} = 0.1 \text{ mA}$                                                                      |      |            | 100      | P        |
| In Shutdown                      | I <sub>GNDSD</sub> | $\overline{SD} = 0 \text{ V}, \text{ V}_{\text{IN}} = 12 \text{ V}$                               |      | 0.01       | 1        | μA       |
| SHUTDOWN                         |                    |                                                                                                   |      |            |          |          |
| Threshold Voltage                | V <sub>THSD</sub>  | ON                                                                                                | 2.0  |            |          | V        |
|                                  |                    | OFF                                                                                               |      |            | 0.4      | V        |
| SD Input Current                 | I <sub>SD</sub>    | $0 \le \overline{SD} \le 12 \text{ V}$                                                            |      | 1.2        | 5        | μA       |
| Output Current In Shutdown       | I <sub>OSD</sub>   | $T_A = 25^{\circ}C, V_{IN} = 12 V$                                                                |      | 0.01       | 1        | μA       |
|                                  |                    | $T_A = 85^{\circ}C, V_{IN} = 12 V$                                                                |      | 0.01       | 1        | μA       |

NOTES <sup>1</sup>All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC) methods.

<sup>2</sup>Application stable with no load. <sup>3</sup>V<sub>IN</sub> = 2.6 V to 12 V for models with V<sub>OUT(NOM)</sub>  $\leq$  2.2 V. <sup>4</sup>Over the V<sub>OUT</sub> range of 1.5 V to 10 V. <sup>5</sup>Ground current includes current through external resistors.

Specifications subject to change without notice.

#### **ABSOLUTE MAXIMUM RATINGS\***

| Input Supply Voltage                                                                 |
|--------------------------------------------------------------------------------------|
| Shutdown Input Voltage0.3 V to +16 V                                                 |
| Power Dissipation Internally Limited                                                 |
| Operating Ambient Temperature Range40°C to +85°C                                     |
| Operating Junction Temperature Range40°C to +150°C                                   |
| $\theta_{IA}$ 2-layer 153°C/W                                                        |
| $\theta_{IA}$ 4-layer 110°C/W                                                        |
| Storage Temperature Range65°C to +150°C                                              |
| Lead Temperature Range (Soldering 10 sec) 300°C                                      |
| Vapor Phase (60 sec) 215°C                                                           |
| Infrared (15 sec) 220°C                                                              |
| *This is a stress rating only; operation beyond these limits can cause the device to |

be permanently damaged.

#### PIN FUNCTION DESCRIPTIONS

| Pin<br>No. | Mnemonic  | Function                                                                                                                                                                                                              |
|------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3    | OUT       | Output of the Regulator. Bypass to ground with a 1.0 $\mu$ F or larger capacitor. All pins must be connected together for proper operation.                                                                           |
| 4          | GND       | Ground Pin.                                                                                                                                                                                                           |
| 5          | FB        | Feedback Input. Connect to an external resistor divider which sets the output voltage. Can also be used for further reduction of output noise (see text for detail).<br>Capacitor required if $C_{OUT} > 3.3 \mu F$ . |
| 6          | <u>SD</u> | Active Low Shutdown Pin. Connect to<br>ground to disable the regulator output.<br>When shutdown is not used, this pin<br>should be connected to the input pin.                                                        |
| 7, 8       | IN        | Regulator Input. All pins must be con-<br>nected together for proper operation.                                                                                                                                       |

#### PIN CONFIGURATION



#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3336 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# **ADP3336**–Typical Performance Characteristics



TPC 1. Line Regulation Output Voltage vs. Supply Voltage



TPC 2. Output Voltage vs. Load Current



TPC 3. Ground Current vs. Supply Voltage



TPC 4. Ground Current vs. Load Current



TPC 7. Dropout Voltage vs. **Output Current** 



TPC 5. Output Voltage Variation % vs. Junction Temperature



TPC 8. Power-Up/Power-Down



TPC 6. Ground Current vs. Junction Temperature



TPC 9. Power-Up Response

125







TPC 10. Line Transient Response

TPC 11. Line Transient Response

TPC 12. Load Transient Response







TPC 13 Load Transient Response







TPC 16. Power Supply Ripple Rejection



TPC 17. RMS Noise vs. C<sub>L</sub> (10 Hz–100 kHz)



TPC 18. Output Noise Density

#### THEORY OF OPERATION

The new anyCAP LDO ADP3336 uses a single control loop for regulation and reference functions. The output voltage is sensed by a resistive voltage divider consisting of R1 and R2 which is varied to provide the available output voltage option. Feedback is taken from this network by way of a series diode (D1) and a second resistor divider (R3 and R4) to the input of an amplifier.



Figure 2. Functional Block Diagram

A very high gain error amplifier is used to control this loop. The amplifier is constructed in such a way that equilibrium produces a large, temperature-proportional input, "offset voltage" that is repeatable and very well controlled. The temperatureproportional offset voltage is combined with the complementary diode voltage to form a "virtual bandgap" voltage, implicit in the network, although it never appears explicitly in the circuit. Ultimately, this patented design makes it possible to control the loop with only one amplifier. This technique also improves the noise characteristics of the amplifier by providing more flexibility on the trade-off of noise sources that leads to a low noise design.

The R1, R2 divider is chosen in the same ratio as the bandgap voltage to the output voltage. Although the R1, R2 resistor divider is loaded by the diode D1 and a second divider consisting of R3 and R4, the values can be chosen to produce a temperature stable output. This unique arrangement specifically corrects for the loading of the divider thus avoiding the error resulting from base current loading in conventional circuits.

The patented amplifier controls a new and unique noninverting driver that drives the pass transistor, Q1. The use of this special noninverting driver enables the frequency compensation to include the load capacitor in a pole-splitting arrangement to achieve reduced sensitivity to the value, type, and ESR of the load capacitance.

Most LDOs place very strict requirements on the range of ESR values for the output capacitor because they are difficult to stabilize due to the uncertainty of load capacitance and resistance. Moreover, the ESR value, required to keep conventional LDOs stable, changes depending on load and temperature. These ESR limitations make designing with LDOs more difficult because of their unclear specifications and extreme variations over temperature.

With the ADP3336 anyCAP LDO, this is no longer true. It can be used with virtually any good quality capacitor, with no constraint on the minimum ESR. This innovative design allows the circuit to be stable with just a small 1  $\mu$ F capacitor on the output. Additional advantages of the pole-splitting scheme include superior line noise rejection and very high regulator gain, which leads to excellent line and load regulation. An impressive  $\pm 1.8\%$  accuracy is guaranteed over line, load, and temperature.

Additional features of the circuit include current limit and thermal shutdown.

#### **APPLICATION INFORMATION**

#### **Capacitor Selection**

Output Capacitors: as with any micropower device, output transient response is a function of the output capacitance. The ADP3336 is stable with a wide range of capacitor values, types and ESR (anyCAP). A capacitor as low as 1  $\mu$ F is all that is needed for stability; larger capacitors can be used if high output current surges are anticipated. The ADP3336 is stable with extremely low ESR capacitors (ESR  $\approx$  0), such as multilayer ceramic capacitors (MLCC) or OSCON. Note that the effective capacitance of some capacitor types may fall below the minimum at cold temperature. Ensure that the capacitor provides more than 1  $\mu$ F at minimum temperature.

#### **Input Bypass Capacitor**

An input bypass capacitor is not strictly required but is advisable in any application involving long input wires or high source impedance. Connecting a 1  $\mu$ F capacitor from IN to ground reduces the circuit's sensitivity to PC board layout. If a larger value output capacitor is used, then a larger value input capacitor is also recommended.

#### **Noise Reduction**

A noise reduction capacitor  $(C_{NR})$  can be placed between the output and the feedback pin to further reduce the noise by 6 dB–10 dB (TPC 18). Low leakage capacitors in 100 pF–500 pF range provide the best performance. Since the feedback pin (FB) is internally connected to a high impedance node, any connection to this node should be carefully done to avoid noise pickup from external sources. The pad connected to this pin should be as small as possible and long PC board traces are not recommended.

When adding a noise reduction capacitor, maintain a minimum load current of 1 mA when not in shutdown.

It is important to note that as  $C_{NR}$  increases, the turn-on time will be delayed. With  $C_{NR}$  values greater than 1 nF, this delay may be on the order of several milliseconds.



Figure 3. Typical Application Circuit

#### **Output Voltage**

The ADP3336 has an adjustable output voltage that can be set by an external resistor divider. The output voltage will be divided by R1 and R2, and then fed back to the FB pin.

In order to have the lowest possible sensitivity of the output voltage to temperature variations, it is important that the parallel resistance of R1 and R2 is always 50 k $\Omega$ .

$$\frac{R1 \times R2}{R1 + R2} = 50 \ k\Omega$$

Also, for the best accuracy over temperature the feedback voltage should be set for 1.178 V:

$$V_{FB} = V_{OUT} \times \left(\frac{R2}{R1 + R2}\right)$$

where  $V_{OUT}$  is the desired output voltage and  $V_{FB}$  is the "virtual bandgap" voltage. Note that  $V_{FB}$  does not actually appear at the FB pin due to loading by the internal PTAT current.

Combining the above equations and solving for R1 and R2 gives the following formulas:

$$R1 = 50 \ k\Omega \times \frac{V_{OUT}}{V_{FB}}$$
$$R2 = \frac{50 \ k\Omega}{\left(1 - \frac{V_{FB}}{V_{OUT}}\right)}$$

#### Table I. Feedback Resistor Selection

| V <sub>OUT</sub> | R1 (1% Resistor) | R2 (1% Resistor) |
|------------------|------------------|------------------|
| 1.5 V            | 63.4 kΩ          | 232 kΩ           |
| 1.8 V            | 76.8 kΩ          | 147 kΩ           |
| 2.2 V            | 93.1 kΩ          | 107 kΩ           |
| 2.7 V            | 115 kΩ           | 88.7 kΩ          |
| 3.3 V            | 140 kΩ           | 78.7 kΩ          |
| 5 V              | 210 kΩ           | 64.9 kΩ          |
| 10 V             | 422 kΩ           | 56.2 kΩ          |

#### Paddle-Under-Lead Package

The ADP3336 uses a proprietary paddle-under-lead package design to ensure the best thermal performance in an MSOP-8 footprint. This new package uses an electrically isolated die attach that allows all pins to contribute to heat conduction. This technique reduces the thermal resistance to  $110^{\circ}$ C/W on a 4-layer board as compared to >160°C/W for a standard MSOP-8 leadframe. Figure 4 shows the standard physical construction of the MSOP-8 and the paddle-under-lead leadframe.



Figure 4. Thermally Enhanced Paddle-Under-Lead Package

#### **Thermal Overload Protection**

The ADP3336 is protected against damage from excessive power dissipation by its thermal overload protection circuit which limits the die temperature to a maximum of  $165^{\circ}$ C. Under extreme conditions (i.e., high ambient temperature and power dissipation) where die temperature starts to rise above  $165^{\circ}$ C, the output current is reduced until the die temperature has dropped to a safe level. The output current is restored when the die temperature is reduced.

Current and thermal limit protections are intended to protect the device against accidental overload conditions. For normal operation, device power dissipation should be externally limited so that junction temperatures will not exceed 150°C.

#### **Calculating Junction Temperature**

Device power dissipation is calculated as follows:

$$P_D = (V_{IN} - V_{OUT}) I_{LOAD} + (V_{IN}) I_{GND}$$

Where  $I_{LOAD}$  and  $I_{GND}$  are load current and ground current,  $V_{IN}$  and  $V_{OUT}$  are input and output voltages respectively.

Assuming  $I_{LOAD}$  = 400 mA,  $I_{GND}$  = 4 mA,  $V_{IN}$  = 5.0 V and  $V_{OUT}$  = 3.3 V, device power dissipation is:

$$P_D = (5 - 3.3) \ 400 \ mA + 5.0(4 \ mA) = 700 \ mW$$

The proprietary package used in the ADP3336 has a thermal resistance of 110°C/W, significantly lower than a standard MSOP-8 package. Assuming a 4-layer board, the junction temperature rise above ambient temperature will be approximately equal to:

$$\Delta T_{JA} = 0.700 W \times 110^{\circ}C = 77.0^{\circ}C$$

To limit the maximum junction temperature to 150°C, maximum allowable ambient temperature will be:

$$T_{AMAX} = 150^{\circ}C - 77.0^{\circ}C = 73.0^{\circ}C$$

#### Printed Circuit Board Layout Consideration

All surface mount packages rely on the traces of the PC board to conduct heat away from the package.

In standard packages the dominant component of the heat resistance path is the plastic between the die attach pad and the individual leads. In typical thermally enhanced packages one or more of the leads are fused to the die attach pad, significantly decreasing this component. To make the improvement meaningful, however, a significant copper area on the PCB must be attached to these fused pins.

The proprietary paddle-under-lead frame design of the ADP3336 uniformly minimizes the value of the dominant portion of the thermal resistance. It ensures that heat is conducted away by all pins of the package. This yields a very low 110°C/W thermal resistance for an MSOP-8 package, without any special board layout requirements, relying only on the normal traces connected to the leads. This yields a 33% improvement in heat dissipation capability as compared to a standard MSOP-8 package. The thermal resistance can be decreased by, approximately, an additional 10% by attaching a few square cm of copper area to the IN pin of the ADP3336 package.

It is not recommended to use solder mask or silkscreen on the PCB traces adjacent to the ADP3336's pins since it will increase the junction-to-ambient thermal resistance of the package.

#### Shutdown Mode

Applying a TTL high signal to the shutdown  $(\overline{SD})$  pin or tying it to the input pin, will turn the output ON. Pulling  $\overline{SD}$  down to 0.4 V or below, or tying it to ground will turn the output OFF. In shutdown mode, quiescent current is reduced to much less than 1  $\mu$ A.

## **OUTLINE DIMENSIONS**



Figure 5. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Output Voltage | Package Description | Package Option | Branding |
|--------------------|-------------------|----------------|---------------------|----------------|----------|
| ADP3336ARMZ-REEL7  | -40°C to +85°C    | Adjustable     | 8-Lead MSOP         | RM-8           | L22      |

<sup>1</sup> Z = RoHS Compliant Part.

#### **REVISION HISTORY**

10/00—Revision 0: Initial Version

©2000-2011 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D09653-0-1/11(A)



www.analog.com

Rev. A | Page 9