# A5G35S008N

## Airfast RF Power GaN Transistor

Rev. 2 — November 2022

-

This 27 dBm RF power GaN transistor is designed for cellular base station applications covering the frequency range of 3300 to 3800 MHz.

#### 3500 MHz

Typical Single-Carrier W-CDMA Reference Circuit Performance:
 V<sub>DD</sub> = 48 Vdc, I<sub>DQ</sub> = 24 mA, P<sub>out</sub> = 27 dBm Avg., Input Signal PAR = 9.9 dB @ 0.01% Probability on CCDF.<sup>(1)</sup>

| Frequency | G <sub>ps</sub><br>(dB) | η <sub>D</sub><br>(%) | Output PAR<br>(dB) | ACPR<br>(dBc) |
|-----------|-------------------------|-----------------------|--------------------|---------------|
| 3300 MHz  | 20.9                    | 18.3                  | 10.1               | -41.0         |
| 3400 MHz  | 20.9                    | 18.0                  | 9.9                | -41.0         |
| 3500 MHz  | 20.9                    | 18.0                  | 9.8                | -42.3         |
| 3600 MHz  | 20.2                    | 17.9                  | 9.7                | -43.6         |
| 3700 MHz  | 19.3                    | 17.6                  | 9.6                | -44.5         |
| 3800 MHz  | 18.4                    | 16.7                  | 9.6                | -44.8         |

1. All data measured in reference circuit with device soldered to printed circuit board.

#### **Features**

- · High terminal impedances for optimal broadband performance
- · Designed for low complexity linearization systems
- · Universal broadband driver
- Optimized for massive MIMO active antenna systems for 5G base stations

## A5G35S008N

Data Sheet: Technical Data

3300-3800 MHz, 27 dBm Avg., 48 V AIRFAST RF POWER GaN TRANSISTOR





Figure 1. Pin Connections



### **Table 1. Maximum Ratings**

| Rating                                               | Symbol            | Value       | Unit |
|------------------------------------------------------|-------------------|-------------|------|
| Drain-Source Voltage                                 | V <sub>DSS</sub>  | 125         | Vdc  |
| Gate-Source Voltage                                  | V <sub>GS</sub>   | -16, 0      | Vdc  |
| Operating Voltage                                    | V <sub>DD</sub>   | 55          | Vdc  |
| Maximum Forward Gate Current @ T <sub>C</sub> = 25°C | I <sub>GMAX</sub> | 1.52        | mA   |
| Storage Temperature Range                            | T <sub>stg</sub>  | -65 to +150 | °C   |
| Case Operating Temperature Range                     | T <sub>C</sub>    | -55 to +150 | °C   |
| Maximum Channel Temperature                          | T <sub>CH</sub>   | 225         | °C   |

### **Table 2. Recommended Operating Conditions**

| Characteristic    | Symbol   | Value | Unit |
|-------------------|----------|-------|------|
| Operating Voltage | $V_{DD}$ | 48    | Vdc  |

#### **Table 3. Thermal Characteristics**

| Characteristic                                                                                                  | Symbol                  | Value               | Unit |
|-----------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|------|
| Thermal Resistance by Infrared Measurement, Active Die Surface-to-Case Case Temperature 124.2°C, $P_D$ = 2.5 W  | R <sub>0</sub> JC (IR)  | 7.9 (1)             | °C/W |
| Thermal Resistance by Finite Element Analysis, Channel-to-Case Case Temperature 124.2°C, P <sub>D</sub> = 2.5 W | R <sub>θCHC</sub> (FEA) | 18.1 <sup>(2)</sup> | °C/W |

#### **Table 4. ESD Protection Characteristics**

| Test Methodology                      | Class |
|---------------------------------------|-------|
| Human Body Model (per JS-001-2017)    | 1A    |
| Charge Device Model (per JS-002-2014) | C3    |

#### **Table 5. Moisture Sensitivity Level**

| Test Methodology                     | Rating | Package Peak Temperature | Unit |
|--------------------------------------|--------|--------------------------|------|
| Per JESD22-A113, IPC/JEDEC J-STD-020 | 3      | 260                      | °C   |

### Table 6. Electrical Characteristics (T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                              | Symbol              | Min   | Тур   | Max   | Unit |
|-------------------------------------------------------------------------------------------------------------|---------------------|-------|-------|-------|------|
| Off Characteristics                                                                                         |                     |       |       |       |      |
| Off-State Drain Leakage<br>(V <sub>DS</sub> = 150 Vdc, V <sub>GS</sub> = -8 Vdc)                            | I <sub>D(BR)</sub>  | _     | _     | 1.52  | mAdc |
| On Characteristics                                                                                          |                     |       |       |       |      |
| Gate Threshold Voltage<br>(V <sub>DS</sub> = 10 Vdc, I <sub>D</sub> = 1.6 mAdc)                             | V <sub>GS(th)</sub> | -4.6  | -2.5  | -1.9  | Vdc  |
| Gate Quiescent Voltage<br>(V <sub>DD</sub> = 48 Vdc, I <sub>D</sub> = 24 mAdc, Measured in Functional Test) | V <sub>GS(Q)</sub>  | -2.81 | -2.57 | -2.33 | Vdc  |
| Gate-Source Leakage Current<br>(V <sub>DS</sub> = 150 Vdc, V <sub>GS</sub> = -12 Vdc)                       | I <sub>GSS</sub>    | -1.52 | _     | _     | mAdc |

<sup>1.</sup> Refer to AN1955, Thermal Measurement Methodology of RF Power Amplifiers. Go to <a href="http://www.nxp.com/RF">http://www.nxp.com/RF</a> and search for AN1955.

(continued)

Data Sheet: Technical Data 2 / 13

<sup>2.</sup>  $R_{\theta CHC}$  (FEA) must be used for purposes related to reliability and limitations on maximum channel temperature. MTTF may be estimated by the expression MTTF (hours) =  $10^{[A+B/(T+273)]}$ , where T is the channel temperature in degrees Celsius, A = -11.6 and B = 9129.

## Table 6. Electrical Characteristics ( $T_A = 25$ °C unless otherwise noted) (continued)

| Characteristic                                                                                                                                                                   | Symbol | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|------|
| Functional Tests <sup>(1)</sup> (In NXP Production Test Fixture, 50 ohm system) V <sub>DD</sub> = 48 Vdc, I <sub>DQ</sub> = 24 mA, P <sub>out</sub> = 29 dBm Avg., f = 3500 MHz, |        |     |     |     |      |
| 1_tone CW                                                                                                                                                                        |        |     |     |     |      |

| Power Gain                    | G <sub>ps</sub> | 16.9 | 18.6 | 21.0 | dB  |
|-------------------------------|-----------------|------|------|------|-----|
| Drain Efficiency              | $\eta_{D}$      | 17.0 | 19.0 | _    | %   |
| Pout @ 6 dB Compression Point | P6dB            | 38.8 | 39.7 | _    | dBm |

Wideband Ruggedness <sup>(2)</sup> (In NXP Reference Circuit, 50 ohm system) I<sub>DQ</sub> = 24 mA, f = 3500 MHz, Additive White Gaussian Noise (AWGN) with 10 dB PAR

| _ |                                                                                                                               |                       |
|---|-------------------------------------------------------------------------------------------------------------------------------|-----------------------|
|   | ISBW of 400 MHz at 55 Vdc, 7.4 W Avg. Modulated Output Power (13 dB Input Overdrive from 0.005 W Avg. Modulated Output Power) | No Device Degradation |

Typical Performance (2) (In NXP Reference Circuit, 50 ohm system) V<sub>DD</sub> = 48 Vdc, I<sub>DQ</sub> = 24 mA, 3400–3600 MHz Bandwidth

| VBW Resonance Point (IMD Third Order Intermodulation Inflection Point)                          | VBW <sub>res</sub> | _ | 300   | _ | MHz   |
|-------------------------------------------------------------------------------------------------|--------------------|---|-------|---|-------|
| Gain Flatness in 200 MHz Bandwidth @ Pout = 27 dBm Avg.                                         | G <sub>F</sub>     | _ | 0.5   | _ | dB    |
| Fast CW, 27 ms Sweep                                                                            | •                  |   |       |   | ľ     |
| P <sub>out</sub> @ 6 dB Compression Point                                                       | P6dB               | _ | 10.0  | _ | W     |
| AM/PM (Maximum value measured at the P6dB compression point across the 3400–3600 MHz bandwidth) | Φ                  | _ | -10   | _ | ٥     |
| Gain Variation over Temperature (–40°C to +85°C)                                                | ΔG                 | _ | 0.028 | _ | dB/°C |
| Output Power Variation over Temperature (-40°C to +85°C)                                        | ΔP6dB              | _ | 0.005 | _ | dB/°C |

#### **Table 7. Ordering Information**

| Device       | Tape and Reel Information                               | Package     |
|--------------|---------------------------------------------------------|-------------|
| A5G35S008NT6 | T6 Suffix = 5,000 Units, 12 mm Tape Width, 13-inch Reel | DFN 4.5 × 4 |

<sup>1.</sup> Part internally input matched.

### **Correct Biasing Sequence for GaN Depletion Mode Transistors**

### Turning the device ON

- 1. Set  $V_{GS}$  to the pinch-off voltage, typically -5~V.
- 2. Turn on  $V_{DS}$  to nominal supply voltage (+48 V).
- 3. Increase V<sub>GS</sub> until I<sub>DS</sub> current is attained.
- 4. Apply RF input power to desired level.

#### Turning the device OFF

- 1. Turn RF power off.
- 2. Reduce  $V_{GS}$  down to the pinch-off voltage, typically –5 V.
- 3. Adjust drain voltage  $V_{DS}$  to 0 V. Allow adequate time for drain voltage to reduce to 0 V from external drain capacitors.
- 4. Turn off V<sub>GS</sub>.

Data Sheet: Technical Data 3 / 13

<sup>2.</sup> All data measured in reference circuit with device soldered to printed circuit board.



Note: All data measured in reference circuit with device soldered to printed circuit board.

aa-041821

Figure 2. A5G35S008N Reference Circuit Component Layout

Table 8. A5G35S008N Reference Circuit Component Designations and Values

| Part       | Description                                       | Part Number        | Manufacturer |
|------------|---------------------------------------------------|--------------------|--------------|
| C1, C4     | 10 pF Chip Capacitor                              | 600S100JT250XT     | ATC          |
| C2         | 0.8 pF Chip Capacitor                             | 600S0R8BT250XT     | ATC          |
| C3, C5     | 10 pF Chip Capacitor                              | 600F100JT250XT     | ATC          |
| C6, C7, C8 | 4.7 μF Chip Capacitor                             | GRM55ER72A475KA01B | Murata       |
| C9         | 0.4 pF Chip Capacitor                             | 600S0R4BT250XT     | ATC          |
| Q1         | RF Power GaN Transistor                           | A5G35S008N         | NXP          |
| R1         | 10 Ω, 1/10 W Chip Resistor                        | CRCW060310R0FKEA   | Vishay       |
| PCB        | Rogers RO4350B, 0.020", $\epsilon_{\rm r}$ = 3.66 | D148106            | MTL          |



Figure 3. Product Marking

Data Sheet: Technical Data 5 / 13

## **Package Information**



Data Sheet: Technical Data 6 / 13

SOT2040-1



DETAIL E VIEW ROTATED 90°CW

RELEASED FOR EXTERNAL ASSEMBLY ONLY. THIS DESIGN ONLY MEETS EXTERNAL DESIGN AND ASSEMBLY RULES. MUST BE REVIEWED AND UPDATED BEFORE BEING ASSEMBLED INTERNALLY.

| NXP B.V. ALL RIGHTS RESERVED     DATE: 01 AUG 2019 |           |                 |           |       |
|----------------------------------------------------|-----------|-----------------|-----------|-------|
| MECHANICAL OUTLINE                                 | STANDARD: | DRAWING NUMBER: | REVISION: | PAGE: |
| PRINT VERSION NOT TO SCALE                         | NON JEDEC | 98ASA01496D     | 0         | 2     |

Data Sheet: Technical Data 7/13

SOT2040-1



## PCB DESIGN GUIDELINES - SOLDER MASK OPENING PATTERN

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

| ■ NXP B.V. ALL RIGHTS RESERVED DATE: 01 AUG 2019 |           |                 | 1 AUG 2019 |       |
|--------------------------------------------------|-----------|-----------------|------------|-------|
| MECHANICAL OUTLINE                               | STANDARD: | DRAWING NUMBER: | REVISION:  | PAGE: |
| PRINT VERSION NOT TO SCALE                       | NON JEDEC | 98ASA01496D     | 0          | 3     |

Data Sheet: Technical Data 8 / 13

SOT2040-1



## PCB DESIGN GUIDELINES - I/O PADS AND SOLDERABLE AREA

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

| ■ NXP B.V.                 | ALL RIGHTS RESERVED |                 | DATE: 0   | 1 AUG 2019 |
|----------------------------|---------------------|-----------------|-----------|------------|
| MECHANICAL OUTLINE         | STANDARD:           | DRAWING NUMBER: | REVISION: | PAGE:      |
| PRINT VERSION NOT TO SCALE | NON JEDEC           | 98ASA01496D     | 0         | 4          |

Data Sheet: Technical Data 9 / 13

SOT2040-1

10 / 13



RECOMMENDED STENCIL THICKNESS 0.125 OR 0.15

PCB DESIGN GUIDELINES - SOLDER PASTE STENCIL

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

| C NXP B.V.                 | ALL RIGHTS RESERVED |                 | DATE: 0   | 1 AUG 2019 |
|----------------------------|---------------------|-----------------|-----------|------------|
| MECHANICAL OUTLINE         | STANDARD:           | DRAWING NUMBER: | REVISION: | PAGE:      |
| PRINT VERSION NOT TO SCALE | NON JEDEC           | 98ASA01496D     | 0         | 5          |

Data Sheet: Technical Data

SOT2040-1

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3.

COPLANARITY APPLIES TO LEADS AND DIE ATTACH FLAG.

 MECHANICAL OUTLINE
 STANDARD:
 DRAWING NUMBER:
 REVISION:
 PAGE:

 PRINT VERSION NOT TO SCALE
 NON JEDEC
 98ASA01496D
 O
 6

Data Sheet: Technical Data 11 / 13

## **Product Documentation and Software**

Refer to the following resources to aid your design process.

### **Application Notes**

- AN1907: Solder Reflow Attach Method for High Power RF Devices in Plastic Packages
- AN1955: Thermal Measurement Methodology of RF Power Amplifiers

#### **Software**

.s2p File

#### **Development Tools**

• Printed Circuit Boards

## **Revision History**

The following table summarizes revisions to this document.

| Revision | Date      | Description                                                                                                                                                                                                                                   |
|----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | July 2021 | Initial release of data sheet                                                                                                                                                                                                                 |
| 1        | July 2022 | Table 6, DC On Characteristics, V <sub>GS(Q)</sub> : Min, Typ and Max values updated to match production test values, p. 2                                                                                                                    |
| 2        | Nov. 2022 | Table 1, Maximum Ratings: Gate-Source Voltage: updated -8, 0 to -16, 0 Vdc, p. 2  Table 4, ESD Protection Characteristics, Human Body Model: updated to reflect test data, p. 2  General updates made to align data sheet to current standard |

Data Sheet: Technical Data 12 / 13

## How to Reach Us

Home Page: nxp.com

Web Support: nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, Freescale, the Freescale logo and Airfast are trademarks of NXP B.V. All other product or service names are the property of their respective owners.

© NXP B.V. 2021–2022

All rights reserved.

For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: November 2022 Document identifier: A5G35S008N